[4/8,V2] EXYNOS5: Add base address for SPI.

Message ID 1343732461-3092-5-git-send-email-rajeshwari.s@samsung.com
State New
Headers show

Commit Message

Rajeshwari Shinde July 31, 2012, 11 a.m.
Signed-off-by: Rajeshwari Shinde <rajeshwari.s@samsung.com>
---
Changes in V2:
	- None
 arch/arm/include/asm/arch-exynos/cpu.h |    6 ++++++
 1 files changed, 6 insertions(+), 0 deletions(-)

Comments

Simon Glass Oct. 2, 2012, 6:05 a.m. | #1
On Tue, Jul 31, 2012 at 4:00 AM, Rajeshwari Shinde
<rajeshwari.s@samsung.com> wrote:
> Signed-off-by: Rajeshwari Shinde <rajeshwari.s@samsung.com>

Acked-by: Simon Glass <sjg@chromium.org>
> ---
> Changes in V2:
>         - None
>  arch/arm/include/asm/arch-exynos/cpu.h |    6 ++++++
>  1 files changed, 6 insertions(+), 0 deletions(-)
>
> diff --git a/arch/arm/include/asm/arch-exynos/cpu.h b/arch/arm/include/asm/arch-exynos/cpu.h
> index 0e6ea87..89c2dd3 100644
> --- a/arch/arm/include/asm/arch-exynos/cpu.h
> +++ b/arch/arm/include/asm/arch-exynos/cpu.h
> @@ -51,11 +51,13 @@
>  #define EXYNOS4_UART_BASE              0x13800000
>  #define EXYNOS4_I2C_BASE               0x13860000
>  #define EXYNOS4_ADC_BASE               0x13910000
> +#define EXYNOS4_SPI_BASE               0x13920000
>  #define EXYNOS4_PWMTIMER_BASE          0x139D0000
>  #define EXYNOS4_MODEM_BASE             0x13A00000
>  #define EXYNOS4_USBPHY_CONTROL         0x10020704
>
>  #define EXYNOS4_GPIO_PART4_BASE                DEVICE_NOT_AVAILABLE
> +#define EXYNOS4_SPI_ISP_BASE           DEVICE_NOT_AVAILABLE
>
>  /* EXYNOS5 */
>  #define EXYNOS5_I2C_SPACING            0x10000
> @@ -80,7 +82,9 @@
>  #define EXYNOS5_SROMC_BASE             0x12250000
>  #define EXYNOS5_UART_BASE              0x12C00000
>  #define EXYNOS5_I2C_BASE               0x12C60000
> +#define EXYNOS5_SPI_BASE               0x12D20000
>  #define EXYNOS5_PWMTIMER_BASE          0x12DD0000
> +#define EXYNOS5_SPI_ISP_BASE           0x131A0000
>  #define EXYNOS5_GPIO_PART2_BASE                0x13400000
>  #define EXYNOS5_FIMD_BASE              0x14400000
>
> @@ -170,6 +174,8 @@ SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
>  SAMSUNG_BASE(usb_otg, USBOTG_BASE)
>  SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
>  SAMSUNG_BASE(power, POWER_BASE)
> +SAMSUNG_BASE(spi, SPI_BASE)
> +SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
>  #endif
>
>  #endif /* _EXYNOS4_CPU_H */
> --
> 1.7.4.4
>

Patch

diff --git a/arch/arm/include/asm/arch-exynos/cpu.h b/arch/arm/include/asm/arch-exynos/cpu.h
index 0e6ea87..89c2dd3 100644
--- a/arch/arm/include/asm/arch-exynos/cpu.h
+++ b/arch/arm/include/asm/arch-exynos/cpu.h
@@ -51,11 +51,13 @@ 
 #define EXYNOS4_UART_BASE		0x13800000
 #define EXYNOS4_I2C_BASE		0x13860000
 #define EXYNOS4_ADC_BASE		0x13910000
+#define EXYNOS4_SPI_BASE		0x13920000
 #define EXYNOS4_PWMTIMER_BASE		0x139D0000
 #define EXYNOS4_MODEM_BASE		0x13A00000
 #define EXYNOS4_USBPHY_CONTROL		0x10020704
 
 #define EXYNOS4_GPIO_PART4_BASE		DEVICE_NOT_AVAILABLE
+#define EXYNOS4_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE
 
 /* EXYNOS5 */
 #define EXYNOS5_I2C_SPACING		0x10000
@@ -80,7 +82,9 @@ 
 #define EXYNOS5_SROMC_BASE		0x12250000
 #define EXYNOS5_UART_BASE		0x12C00000
 #define EXYNOS5_I2C_BASE		0x12C60000
+#define EXYNOS5_SPI_BASE		0x12D20000
 #define EXYNOS5_PWMTIMER_BASE		0x12DD0000
+#define EXYNOS5_SPI_ISP_BASE		0x131A0000
 #define EXYNOS5_GPIO_PART2_BASE		0x13400000
 #define EXYNOS5_FIMD_BASE		0x14400000
 
@@ -170,6 +174,8 @@  SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
 SAMSUNG_BASE(usb_otg, USBOTG_BASE)
 SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
 SAMSUNG_BASE(power, POWER_BASE)
+SAMSUNG_BASE(spi, SPI_BASE)
+SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
 #endif
 
 #endif	/* _EXYNOS4_CPU_H */