From patchwork Wed Jul 31 22:41:44 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Suman Anna X-Patchwork-Id: 170275 Delivered-To: patch@linaro.org Received: by 2002:a92:512:0:0:0:0:0 with SMTP id q18csp4576498ile; Wed, 31 Jul 2019 15:43:51 -0700 (PDT) X-Google-Smtp-Source: APXvYqwqwNPP7CwZiEr5IWouj4dH8jc+eqaCM4eajnCkiyFQwoMJwAdJM9EpBLjU2zYF/BtwaXvD X-Received: by 2002:a65:6552:: with SMTP id a18mr107486865pgw.208.1564613031724; Wed, 31 Jul 2019 15:43:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564613031; cv=none; d=google.com; s=arc-20160816; b=NccRAOBCKy2A1ec/nFCd0susVrpp8TY5MHKSRU0pal2cBPwfyJs2lg+63S88Fvg48O xRK09+QGJeOVqnp2dBbsARJtv5lXqsK9fOC3cU/f6GRGnELEZHVqTZ9FrdO07sAaae6g jVjPs2IdESEoxZiOF1SFTZpcryCeZvTEIan1LcDRxO8VJRWdumvcTaMmOBjMOV3GC0wR jSaCGE+PuuhfJE/EvDOeJnlRfNQo4VYfFLc2f9eNrFrbMcX42oHGSALBGoYd4/8XB9ob +HN4ile9h0gXMZ0i86WOgReR3+DcIOr7cKbQ9YO/vw+rBA8AIKNgxYrYK2AWwBGN6Ove Qx4g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=9K/J0BXXkg1V7+TopOSDu0/Aqdt/mMj4ZSjiFenqJH4=; b=BZnZJn3a+maTHuWTbg2rPFvk/Y8uqCAU0155RZRPsvYABPNoJ1YBJCtLhbtFkRQAzX 7atOyjZIvPvg6Sl+tobbGOJcIM5noqd8ffvDrJyr6/DBkjVQu/sNExf8XPx3NhpFbxjJ 7mmAEMwi2odYTBtAbaid68yvqK3OuR00NuS+H6yApc5SJD4+IRYUDKAxTiGyYprf7njo y794HWd5zUUD+2ixG1tJIDMLDr9kcLwaKh++qjm+kpX9TQJjban5ifTYN/SccGxdvE/S AdHwp3/cH6edDXvYJdax1jlOFbkYcbeFLLx9Z6kM/ziDOUof5aRPHxfMCfC343lfaUao /Tbg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=XkRz1vAW; spf=pass (google.com: best guess record for domain of linux-omap-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j191si34746458pgd.88.2019.07.31.15.43.51; Wed, 31 Jul 2019 15:43:51 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-omap-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=XkRz1vAW; spf=pass (google.com: best guess record for domain of linux-omap-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730086AbfGaWnu (ORCPT + 5 others); Wed, 31 Jul 2019 18:43:50 -0400 Received: from lelv0142.ext.ti.com ([198.47.23.249]:49258 "EHLO lelv0142.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730038AbfGaWnu (ORCPT ); Wed, 31 Jul 2019 18:43:50 -0400 Received: from lelv0266.itg.ti.com ([10.180.67.225]) by lelv0142.ext.ti.com (8.15.2/8.15.2) with ESMTP id x6VMgfeH026871; Wed, 31 Jul 2019 17:42:41 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1564612961; bh=9K/J0BXXkg1V7+TopOSDu0/Aqdt/mMj4ZSjiFenqJH4=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=XkRz1vAWQLHKKSJe/tZLpTEEwx6B7dBcPNNBunjhkK12rY9tPmW1BeaD6upeAmzt/ kBMzRjpemMTmnjlDdhMmzbs7JLoJNY+NlLumCWUwAsmEN2I9Sq+0ElgKUANU0bB/XI ZaNeV7Gouyu4JuyWppthhUObCi0l/2fjflqicvvs= Received: from DLEE109.ent.ti.com (dlee109.ent.ti.com [157.170.170.41]) by lelv0266.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x6VMgfoN072378 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Wed, 31 Jul 2019 17:42:41 -0500 Received: from DLEE104.ent.ti.com (157.170.170.34) by DLEE109.ent.ti.com (157.170.170.41) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Wed, 31 Jul 2019 17:42:40 -0500 Received: from fllv0039.itg.ti.com (10.64.41.19) by DLEE104.ent.ti.com (157.170.170.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5 via Frontend Transport; Wed, 31 Jul 2019 17:42:40 -0500 Received: from legion.dal.design.ti.com (legion.dal.design.ti.com [128.247.22.53]) by fllv0039.itg.ti.com (8.15.2/8.15.2) with ESMTP id x6VMgeVh072677; Wed, 31 Jul 2019 17:42:40 -0500 Received: from localhost (irmo.dhcp.ti.com [128.247.58.153]) by legion.dal.design.ti.com (8.11.7p1+Sun/8.11.7) with ESMTP id x6VMgeZ25759; Wed, 31 Jul 2019 17:42:40 -0500 (CDT) From: Suman Anna To: Marc Zyngier , Thomas Gleixner , Jason Cooper CC: Rob Herring , David Lechner , Tony Lindgren , "Andrew F. Davis" , Roger Quadros , Lokesh Vutla , Grygorii Strashko , Sekhar Nori , Murali Karicheri , , , , , Suman Anna , Rob Herring Subject: [PATCH v2 1/6] dt-bindings: irqchip: Add PRUSS interrupt controller bindings Date: Wed, 31 Jul 2019 17:41:44 -0500 Message-ID: <20190731224149.11153-2-s-anna@ti.com> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190731224149.11153-1-s-anna@ti.com> References: <20190731224149.11153-1-s-anna@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-omap-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-omap@vger.kernel.org The Programmable Real-Time Unit Subsystem (PRUSS) contains an interrupt controller (INTC) that can handle various system input events and post interrupts back to the device-level initiators. The INTC can support upto 64 input events on most SoCs with individual control configuration and hardware prioritization. These events are mapped onto 10 output interrupt lines through two levels of many-to-one mapping support. Different interrupt lines are routed to the individual PRU cores or to the host CPU or to other PRUSS instances. The K3 AM65x and J721E SoCs have the next generation of the PRU-ICSS IP, commonly called ICSSG. The ICSSG interrupt controller on K3 SoCs provide a higher number of host interrupts (20 vs 10) and can handle an increased number of input events (160 vs 64) from various SoC interrupt sources. Add the bindings document for these interrupt controllers on all the applicable SoCs. It covers the OMAP architecture SoCs - AM33xx, AM437x and AM57xx; the Keystone 2 architecture based 66AK2G SoC; the Davinci architecture based OMAPL138 SoCs, and the K3 architecture based AM65x and J721E SoCs. Signed-off-by: Suman Anna Signed-off-by: Andrew F. Davis Signed-off-by: Roger Quadros Reviewed-by: Rob Herring --- v2: - Updated the interrupt-names from "hostX" to "host_intrX" and updated example accordingly - Updated the description for interrupts property - Used generic interrupt controller in descriptions rather than GIC - Added some clarifications about interrupt names to PRUSS INTC output interrupts - Picked up Rob's reviewed-by v1: https://patchwork.kernel.org/patch/11034567/ .../interrupt-controller/ti,pruss-intc.txt | 98 +++++++++++++++++++ 1 file changed, 98 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/ti,pruss-intc.txt -- 2.22.0 diff --git a/Documentation/devicetree/bindings/interrupt-controller/ti,pruss-intc.txt b/Documentation/devicetree/bindings/interrupt-controller/ti,pruss-intc.txt new file mode 100644 index 000000000000..17c7b49a7f2e --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/ti,pruss-intc.txt @@ -0,0 +1,98 @@ +PRU ICSS INTC on TI SoCs +======================== + +Each PRUSS has a single interrupt controller instance that is common to both +the PRU cores. Most interrupt controllers can route 64 input events which are +then mapped to 10 possible output interrupts through two levels of mapping. +The input events can be triggered by either the PRUs and/or various other PRUSS +internal and external peripherals. The first 2 output interrupts (0 & 1) are +fed exclusively to the internal PRU cores, with the remaining 8 (2 through 9) +connected to external interrupt controllers including the MPU and/or other +PRUSS instances, DSPs or devices. + +The K3 family of SoCs can handle 160 input events that can be mapped to 20 +different possible output interrupts. The additional output interrupts (10 +through 19) are connected to new sub-modules within the ICSSG instances. + +This interrupt-controller node should be defined as a child node of the +corresponding PRUSS node. The node should be named "interrupt-controller". +Please see the overall PRUSS bindings document for additional details +including a complete example, + Documentation/devicetree/bindings/soc/ti/ti,pruss.txt + +Required Properties: +-------------------- +- compatible : should be one of the following, + "ti,pruss-intc" for OMAP-L13x/AM18x/DA850 SoCs, + AM335x family of SoCs, + AM437x family of SoCs, + AM57xx family of SoCs + 66AK2G family of SoCs + "ti,icssg-intc" for K3 AM65x & J721E family of SoCs +- reg : base address and size for the PRUSS INTC sub-module +- interrupts : all the interrupts generated towards the main host + processor in the SoC. The format depends on the + interrupt specifier for the particular SoC's Arm + parent interrupt controller. A shared interrupt can + be skipped if the desired destination and usage is by + a different processor/device. +- interrupt-names : should use one of the following names for each valid + host event interrupt connected to Arm interrupt + controller, the name should match the corresponding + host event interrupt number, + "host_intr0", "host_intr1", "host_intr2", + "host_intr3", "host_intr4", "host_intr5", + "host_intr6" or "host_intr7" +- interrupt-controller : mark this node as an interrupt controller +- #interrupt-cells : should be 1. Client users shall use the PRU System + event number (the interrupt source that the client + is interested in) as the value of the interrupts + property in their node + +Optional Properties: +-------------------- +The following properties are _required_ only for some SoCs. If none of the below +properties are defined, it implies that all the PRUSS INTC output interrupts 2 +through 9 (host_intr0 through host_intr7) are connected exclusively to the +Arm interrupt controller. + +- ti,irqs-reserved : an array of 8-bit elements of host interrupts between + 0 and 7 (corresponding to PRUSS INTC output interrupts + 2 through 9) that are not connected to the Arm + interrupt controller. + Eg: AM437x and 66AK2G SoCs do not have "host_intr5" + interrupt connected to MPU +- ti,irqs-shared : an array of 8-bit elements of host interrupts between + 0 and 7 (corresponding to PRUSS INTC output interrupts + 2 through 9) that are also connected to other devices + or processors in the SoC. + Eg: AM65x and J721E SoCs have "host_intr5", + "host_intr6" and "host_intr7" interrupts + connected to MPU, and other ICSSG instances + + +Example: +-------- + +1. /* AM33xx PRU-ICSS */ + pruss: pruss@0 { + compatible = "ti,am3356-pruss"; + reg = <0x0 0x80000>; + #address-cells = <1>; + #size-cells = <1>; + ranges; + ... + + pruss_intc: interrupt-controller@20000 { + compatible = "ti,pruss-intc"; + reg = <0x20000 0x2000>; + interrupts = <20 21 22 23 24 25 26 27>; + interrupt-names = "host_intr0", "host_intr1", + "host_intr2", "host_intr3", + "host_intr4", "host_intr5", + "host_intr6", "host_intr7"; + interrupt-controller; + #interrupt-cells = <1>; + ti,irqs-shared = /bits/ 8 <0 6 7>; + }; + };