From patchwork Sat Jan 25 16:43:03 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shawn Guo X-Patchwork-Id: 23693 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-pb0-f69.google.com (mail-pb0-f69.google.com [209.85.160.69]) by ip-10-151-82-157.ec2.internal (Postfix) with ESMTPS id DC4DD20300 for ; Sat, 25 Jan 2014 16:46:37 +0000 (UTC) Received: by mail-pb0-f69.google.com with SMTP id md12sf10347435pbc.4 for ; Sat, 25 Jan 2014 08:46:37 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:delivered-to:from:to:cc:subject:date:message-id :in-reply-to:references:mime-version:sender:precedence:list-id :x-original-sender:x-original-authentication-results:mailing-list :list-post:list-help:list-archive:list-unsubscribe:content-type; bh=2QzkQERCRbW54jgjjkDz1n90HBa/3ClSCfLDcXIwmkE=; b=ZQBWB9SppT9pJUCzA9ya55XznlMp8t4VYACVh9n6z7LM1dR8/hMIifFsnVk7ECbcPJ NlLZPGIp8QD3PqqKghZqdRSSr9/sXXukYZuNP9vKT0yCZGmfUcKWgPIx5AmrAZsXhgIY yzGSEDRXGsAZLcnKsH8wAOgLfuCXnIMRtQzadiihvDL7fQcAtFgoEO1Qly0QSDTszhIw XSAVjUXlugRfyMi9GHtf2txbsio0Kc/Wxfp8DXmQLPMuGsL8Ufa9JrrH16nqzXgYpSEV q5Ndaf9InpwoODpZ8PJaw4zpjGHyUzFwR+aU81fRJYidtpMgMxY+gRCGPdPwv/H5X+9C yIog== X-Gm-Message-State: ALoCoQkFHq+0UZZRr77mP57h+zfcSWryyhBSJ7Na0S4GSTF7eLnf53MiL8J4M22nXk3TvrchLBAl X-Received: by 10.68.201.7 with SMTP id jw7mr7472918pbc.8.1390668396891; Sat, 25 Jan 2014 08:46:36 -0800 (PST) X-BeenThere: patchwork-forward@linaro.org Received: by 10.140.90.80 with SMTP id w74ls1029263qgd.95.gmail; Sat, 25 Jan 2014 08:46:36 -0800 (PST) X-Received: by 10.221.39.138 with SMTP id tm10mr10761353vcb.7.1390668396704; Sat, 25 Jan 2014 08:46:36 -0800 (PST) Received: from mail-vc0-f176.google.com (mail-vc0-f176.google.com [209.85.220.176]) by mx.google.com with ESMTPS id k9si2750551vez.11.2014.01.25.08.46.36 for (version=TLSv1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Sat, 25 Jan 2014 08:46:36 -0800 (PST) Received-SPF: neutral (google.com: 209.85.220.176 is neither permitted nor denied by best guess record for domain of patch+caf_=patchwork-forward=linaro.org@linaro.org) client-ip=209.85.220.176; Received: by mail-vc0-f176.google.com with SMTP id la4so2529889vcb.35 for ; Sat, 25 Jan 2014 08:46:36 -0800 (PST) X-Received: by 10.220.109.1 with SMTP id h1mr10742108vcp.20.1390668396385; Sat, 25 Jan 2014 08:46:36 -0800 (PST) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.220.174.196 with SMTP id u4csp22069vcz; Sat, 25 Jan 2014 08:46:35 -0800 (PST) X-Received: by 10.68.24.193 with SMTP id w1mr20865721pbf.78.1390668394733; Sat, 25 Jan 2014 08:46:34 -0800 (PST) Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id zk9si5267935pac.144.2014.01.25.08.46.33 for ; Sat, 25 Jan 2014 08:46:34 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752104AbaAYQqd (ORCPT + 9 others); Sat, 25 Jan 2014 11:46:33 -0500 Received: from ch1ehsobe003.messaging.microsoft.com ([216.32.181.183]:43646 "EHLO ch1outboundpool.messaging.microsoft.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751914AbaAYQqc (ORCPT ); Sat, 25 Jan 2014 11:46:32 -0500 Received: from mail29-ch1-R.bigfish.com (10.43.68.254) by CH1EHSOBE008.bigfish.com (10.43.70.58) with Microsoft SMTP Server id 14.1.225.22; Sat, 25 Jan 2014 16:46:31 +0000 Received: from mail29-ch1 (localhost [127.0.0.1]) by mail29-ch1-R.bigfish.com (Postfix) with ESMTP id 77588202A1; Sat, 25 Jan 2014 16:46:31 +0000 (UTC) X-Forefront-Antispam-Report: CIP:70.37.183.190; KIP:(null); UIP:(null); IPV:NLI; H:mail.freescale.net; RD:none; EFVD:NLI X-SpamScore: 14 X-BigFish: VS14(zcb8kze0eaha1fflb922lc8kzz1f42h2148h208ch1ee6h1de0h1fdah2073h2146h1202h1e76h2189h1d1ah1d2ah21bch1fc6hzz1de098h8275dh1de097hz2dh87h2a8h839hd24he5bhf0ah1288h12a5h12a9h12bdh12e5h137ah139eh13b6h1441h1504h1537h162dh1631h1758h1898h18e1h1946h19b5h1ad9h1b0ah1b2fh2222h224fh1fb3h1d0ch1d2eh1d3fh1dfeh1dffh1e23h1fe8h1ff5h2218h2216h226dh22d0h24afh2327h2336h2438h2461h2487h24d7h1151h1155h) X-FB-DOMAIN-IP-MATCH: fail Received: from mail29-ch1 (localhost.localdomain [127.0.0.1]) by mail29-ch1 (MessageSwitch) id 1390668387336343_20254; Sat, 25 Jan 2014 16:46:27 +0000 (UTC) Received: from CH1EHSMHS036.bigfish.com (snatpool2.int.messaging.microsoft.com [10.43.68.236]) by mail29-ch1.bigfish.com (Postfix) with ESMTP id 4C486220049; Sat, 25 Jan 2014 16:46:27 +0000 (UTC) Received: from mail.freescale.net (70.37.183.190) by CH1EHSMHS036.bigfish.com (10.43.69.245) with Microsoft SMTP Server (TLS) id 14.16.227.3; Sat, 25 Jan 2014 16:46:21 +0000 Received: from tx30smr01.am.freescale.net (10.81.153.31) by 039-SN1MMR1-004.039d.mgd.msft.net (10.84.1.14) with Microsoft SMTP Server (TLS) id 14.3.158.2; Sat, 25 Jan 2014 16:46:20 +0000 Received: from S2101-09.ap.freescale.net ([10.192.185.238]) by tx30smr01.am.freescale.net (8.14.3/8.14.0) with ESMTP id s0PGk7uK013196; Sat, 25 Jan 2014 09:46:17 -0700 From: Shawn Guo To: Rob Herring , CC: , Russell King - ARM Linux , , , Shawn Guo Subject: [PATCH 1/9] ARM: dts: imx6qdl: remove the use of pingrp macros Date: Sun, 26 Jan 2014 00:43:03 +0800 Message-ID: <1390668191-20289-2-git-send-email-shawn.guo@linaro.org> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1390668191-20289-1-git-send-email-shawn.guo@linaro.org> References: <1390668191-20289-1-git-send-email-shawn.guo@linaro.org> MIME-Version: 1.0 X-OriginatorOrg: sigmatel.com X-FOPE-CONNECTOR: Id%0$Dn%*$RO%0$TLS%0$FQDN%$TlsDn% Sender: devicetree-owner@vger.kernel.org Precedence: list List-ID: X-Mailing-List: devicetree@vger.kernel.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: shawn.guo@linaro.org X-Original-Authentication-Results: mx.google.com; spf=neutral (google.com: 209.85.220.176 is neither permitted nor denied by best guess record for domain of patch+caf_=patchwork-forward=linaro.org@linaro.org) smtp.mail=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 List-Post: , List-Help: , List-Archive: List-Unsubscribe: , We created the pingrp macros in imx6qdl-pingrp.h for purpose of less LOC when same pin group is used by multiple boards. However, DT maintainers take it as an abuse of DTC macro support. So let's get rid of it to make the pins used by given device more intuitive. Signed-off-by: Shawn Guo --- arch/arm/boot/dts/imx6dl-hummingboard.dts | 5 +- arch/arm/boot/dts/imx6dl.dtsi | 1 - arch/arm/boot/dts/imx6q-arm2.dts | 81 ++++- arch/arm/boot/dts/imx6q-cm-fx6.dts | 44 ++- arch/arm/boot/dts/imx6q-dmo-edmqmx6.dts | 47 ++- arch/arm/boot/dts/imx6q-gw5400-a.dts | 75 +++- arch/arm/boot/dts/imx6q-phytec-pfla02.dtsi | 53 ++- arch/arm/boot/dts/imx6q-sbc6x.dts | 37 +- arch/arm/boot/dts/imx6q-udoo.dts | 33 +- arch/arm/boot/dts/imx6q.dtsi | 1 - arch/arm/boot/dts/imx6qdl-gw51xx.dtsi | 77 +++- arch/arm/boot/dts/imx6qdl-gw52xx.dtsi | 88 ++++- arch/arm/boot/dts/imx6qdl-gw53xx.dtsi | 93 ++++- arch/arm/boot/dts/imx6qdl-gw54xx.dtsi | 93 ++++- arch/arm/boot/dts/imx6qdl-microsom.dtsi | 5 +- arch/arm/boot/dts/imx6qdl-nitrogen6x.dtsi | 56 ++- arch/arm/boot/dts/imx6qdl-pingrp.h | 532 ---------------------------- arch/arm/boot/dts/imx6qdl-sabreauto.dtsi | 139 +++++++- arch/arm/boot/dts/imx6qdl-sabrelite.dtsi | 56 ++- arch/arm/boot/dts/imx6qdl-sabresd.dtsi | 86 ++++- arch/arm/boot/dts/imx6qdl-wandboard.dtsi | 78 +++- 21 files changed, 1013 insertions(+), 667 deletions(-) delete mode 100644 arch/arm/boot/dts/imx6qdl-pingrp.h diff --git a/arch/arm/boot/dts/imx6dl-hummingboard.dts b/arch/arm/boot/dts/imx6dl-hummingboard.dts index a3513fc..26dbb3e 100644 --- a/arch/arm/boot/dts/imx6dl-hummingboard.dts +++ b/arch/arm/boot/dts/imx6dl-hummingboard.dts @@ -60,7 +60,10 @@ }; pinctrl_hummingboard_i2c1: hummingboard-i2c1 { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_hummingboard_spdif: hummingboard-spdif { diff --git a/arch/arm/boot/dts/imx6dl.dtsi b/arch/arm/boot/dts/imx6dl.dtsi index e2ec0fb..9c4942f 100644 --- a/arch/arm/boot/dts/imx6dl.dtsi +++ b/arch/arm/boot/dts/imx6dl.dtsi @@ -10,7 +10,6 @@ #include #include "imx6dl-pinfunc.h" -#include "imx6qdl-pingrp.h" #include "imx6qdl.dtsi" / { diff --git a/arch/arm/boot/dts/imx6q-arm2.dts b/arch/arm/boot/dts/imx6q-arm2.dts index 631a426..de3babd 100644 --- a/arch/arm/boot/dts/imx6q-arm2.dts +++ b/arch/arm/boot/dts/imx6q-arm2.dts @@ -75,27 +75,83 @@ }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1 + MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1 + >; }; pinctrl_uart4: uart4grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 + MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 + MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 + MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 + >; }; pinctrl_usdhc3_cdwp: usdhc3cdwp { @@ -106,7 +162,18 @@ }; pinctrl_usdhc4: usdhc4grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 + MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059 + MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 + MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 + MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 + MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 + MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059 + MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059 + MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059 + MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q-cm-fx6.dts b/arch/arm/boot/dts/imx6q-cm-fx6.dts index 1a8ee79..99b46f8 100644 --- a/arch/arm/boot/dts/imx6q-cm-fx6.dts +++ b/arch/arm/boot/dts/imx6q-cm-fx6.dts @@ -49,15 +49,53 @@ &iomuxc { imx6q-cm-fx6 { pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 + >; }; pinctrl_uart4: uart4grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q-dmo-edmqmx6.dts b/arch/arm/boot/dts/imx6q-dmo-edmqmx6.dts index 84f5143..f81ea0e0 100644 --- a/arch/arm/boot/dts/imx6q-dmo-edmqmx6.dts +++ b/arch/arm/boot/dts/imx6q-dmo-edmqmx6.dts @@ -115,11 +115,31 @@ }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_stmpe: stmpegrp { @@ -127,19 +147,34 @@ }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q-gw5400-a.dts b/arch/arm/boot/dts/imx6q-gw5400-a.dts index 5f76342..902f983 100644 --- a/arch/arm/boot/dts/imx6q-gw5400-a.dts +++ b/arch/arm/boot/dts/imx6q-gw5400-a.dts @@ -387,47 +387,100 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 + MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 + MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 + MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 + >; }; pinctrl_ecspi1: ecspi1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 + MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 + MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_uart5: uart5grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q-phytec-pfla02.dtsi b/arch/arm/boot/dts/imx6q-phytec-pfla02.dtsi index 05b4796..1745e59 100644 --- a/arch/arm/boot/dts/imx6q-phytec-pfla02.dtsi +++ b/arch/arm/boot/dts/imx6q-phytec-pfla02.dtsi @@ -138,27 +138,68 @@ }; pinctrl_ecspi3: ecspi3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 + MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 + MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_uart4: uart4grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 + >; }; pinctrl_usdhc2: usdhc2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 + MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 + MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 + MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 + MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 + MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; pinctrl_usdhc3_cdwp: usdhc3cdwp { diff --git a/arch/arm/boot/dts/imx6q-sbc6x.dts b/arch/arm/boot/dts/imx6q-sbc6x.dts index 852675a..7b63bcf 100644 --- a/arch/arm/boot/dts/imx6q-sbc6x.dts +++ b/arch/arm/boot/dts/imx6q-sbc6x.dts @@ -28,19 +28,48 @@ &iomuxc { imx6q-sbc6x { pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q-udoo.dts b/arch/arm/boot/dts/imx6q-udoo.dts index 47a5eda..ed397d1 100644 --- a/arch/arm/boot/dts/imx6q-udoo.dts +++ b/arch/arm/boot/dts/imx6q-udoo.dts @@ -31,15 +31,42 @@ &iomuxc { imx6q-udoo { pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6q.dtsi b/arch/arm/boot/dts/imx6q.dtsi index 021e0cb..6295fa8 100644 --- a/arch/arm/boot/dts/imx6q.dtsi +++ b/arch/arm/boot/dts/imx6q.dtsi @@ -10,7 +10,6 @@ #include #include "imx6q-pinfunc.h" -#include "imx6qdl-pingrp.h" #include "imx6qdl.dtsi" / { diff --git a/arch/arm/boot/dts/imx6qdl-gw51xx.dtsi b/arch/arm/boot/dts/imx6qdl-gw51xx.dtsi index fb29da0..98a4221 100644 --- a/arch/arm/boot/dts/imx6qdl-gw51xx.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw51xx.dtsi @@ -234,43 +234,100 @@ }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_uart3: uart3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 + >; }; pinctrl_uart5: uart5grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-gw52xx.dtsi b/arch/arm/boot/dts/imx6qdl-gw52xx.dtsi index a6c77b5..8e99c9a 100644 --- a/arch/arm/boot/dts/imx6qdl-gw52xx.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw52xx.dtsi @@ -323,47 +323,113 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 + MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 + MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 + MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_uart5: uart5grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-gw53xx.dtsi b/arch/arm/boot/dts/imx6qdl-gw53xx.dtsi index 35028a5..c8e5ae0 100644 --- a/arch/arm/boot/dts/imx6qdl-gw53xx.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw53xx.dtsi @@ -356,51 +356,120 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 + MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 + MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 + MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_flexcan1: flexcan1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000 + MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_uart5: uart5grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-gw54xx.dtsi b/arch/arm/boot/dts/imx6qdl-gw54xx.dtsi index 34b26b9..2795dfc 100644 --- a/arch/arm/boot/dts/imx6qdl-gw54xx.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw54xx.dtsi @@ -378,51 +378,120 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 + MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 + MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 + MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_flexcan1: flexcan1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000 + MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_uart5: uart5grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-microsom.dtsi b/arch/arm/boot/dts/imx6qdl-microsom.dtsi index 524c169..c9ec334 100644 --- a/arch/arm/boot/dts/imx6qdl-microsom.dtsi +++ b/arch/arm/boot/dts/imx6qdl-microsom.dtsi @@ -57,7 +57,10 @@ }; pinctrl_microsom_uart1: microsom-uart1 { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_microsom_usbotg: microsom-usbotg { diff --git a/arch/arm/boot/dts/imx6qdl-nitrogen6x.dtsi b/arch/arm/boot/dts/imx6qdl-nitrogen6x.dtsi index e83ffc7..358d867 100644 --- a/arch/arm/boot/dts/imx6qdl-nitrogen6x.dtsi +++ b/arch/arm/boot/dts/imx6qdl-nitrogen6x.dtsi @@ -198,19 +198,40 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 + MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 + MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 + MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 + >; }; pinctrl_ecspi1: ecspi1grp { fsl,pins = < - MX6QDL_ECSPI1_PINGRP1 + MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 + MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 + MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x000b1 /* CS */ >; }; pinctrl_enet: enetgrp { fsl,pins = < - MX6QDL_ENET_PINGRP_RGMII_MD(0x1b0b0, 0x100b0) + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x100b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x100b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x100b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x100b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x100b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x100b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x100b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x100b0 /* Phy reset */ MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x000b0 MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 @@ -235,7 +256,10 @@ }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_pwm1: pwm1grp { @@ -257,11 +281,17 @@ }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { @@ -275,14 +305,24 @@ pinctrl_usdhc3: usdhc3grp { fsl,pins = < - MX6QDL_USDHC3_PINGRP_D4 + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */ >; }; pinctrl_usdhc4: usdhc4grp { fsl,pins = < - MX6QDL_USDHC4_PINGRP_D4 + MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 + MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059 + MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 + MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 + MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 + MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0 /* CD */ >; }; diff --git a/arch/arm/boot/dts/imx6qdl-pingrp.h b/arch/arm/boot/dts/imx6qdl-pingrp.h deleted file mode 100644 index 082f0df..0000000 --- a/arch/arm/boot/dts/imx6qdl-pingrp.h +++ /dev/null @@ -1,532 +0,0 @@ -/* - * Copyright (C) 2013 Freescale Semiconductor, Inc. - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. - * - */ - -#ifndef __DTS_IMX6QDL_PINGRP_H -#define __DTS_IMX6QDL_PINGRP_H - -#define MX6QDL_AUDMUX_PINGRP1 \ - MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 \ - MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 \ - MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 \ - MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 - -#define MX6QDL_AUDMUX_PINGRP2 \ - MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 \ - MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 \ - MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 \ - MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 - -#define MX6QDL_AUDMUX_PINGRP3 \ - MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x130b0 \ - MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x130b0 \ - MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 \ - -#define MX6QDL_AUDMUX_PINGRP4 \ - MX6QDL_PAD_EIM_D24__AUD5_RXFS 0x130b0 \ - MX6QDL_PAD_EIM_D25__AUD5_RXC 0x130b0 \ - MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x130b0 - -#define MX6QDL_AUDMUX_PINGRP5 \ - MX6QDL_PAD_KEY_ROW1__AUD5_RXD 0x130b0 \ - MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0 \ - MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x110b0 \ - MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0 - -#define MX6QDL_ECSPI1_PINGRP1 \ - MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 \ - MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 \ - MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 - -#define MX6QDL_ECSPI1_PINGRP2 \ - MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1 \ - MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1 \ - MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1 - -#define MX6QDL_ECSPI3_PINGRP1 \ - MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1 \ - MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1 \ - MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1 - -#define MX6QDL_ENET_PINGRP_RGMII(rx_pad, tx_pad) \ - MX6QDL_PAD_RGMII_RXC__RGMII_RXC rx_pad \ - MX6QDL_PAD_RGMII_RD0__RGMII_RD0 rx_pad \ - MX6QDL_PAD_RGMII_RD1__RGMII_RD1 rx_pad \ - MX6QDL_PAD_RGMII_RD2__RGMII_RD2 rx_pad \ - MX6QDL_PAD_RGMII_RD3__RGMII_RD3 rx_pad \ - MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL rx_pad \ - MX6QDL_PAD_RGMII_TXC__RGMII_TXC tx_pad \ - MX6QDL_PAD_RGMII_TD0__RGMII_TD0 tx_pad \ - MX6QDL_PAD_RGMII_TD1__RGMII_TD1 tx_pad \ - MX6QDL_PAD_RGMII_TD2__RGMII_TD2 tx_pad \ - MX6QDL_PAD_RGMII_TD3__RGMII_TD3 tx_pad \ - MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL tx_pad \ - MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK tx_pad - -#define MX6QDL_ENET_PINGRP_RGMII_MD(rx_pad, tx_pad) \ - MX6QDL_ENET_PINGRP_RGMII(rx_pad, tx_pad) \ - MX6QDL_PAD_ENET_MDIO__ENET_MDIO tx_pad \ - MX6QDL_PAD_ENET_MDC__ENET_MDC tx_pad - -#define MX6QDL_ENET_PINGRP1 \ - MX6QDL_ENET_PINGRP_RGMII_MD(0x1b0b0, 0x1b0b0) \ - MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 - -#define MX6QDL_ENET_PINGRP2 \ - MX6QDL_ENET_PINGRP_RGMII(0x1b0b0, 0x1b0b0) \ - MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0 \ - MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0 - -#define MX6QDL_ENET_PINGRP3 \ - MX6QDL_ENET_PINGRP_RGMII_MD(0x1b0b0, 0x1b0b0) \ - MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 - -#define MX6QDL_ENET_PINGRP4 \ - MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 \ - MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 \ - MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0 \ - MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0 \ - MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0 \ - MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 \ - MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0 \ - MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0 \ - MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0 - -#define MX6QDL_ENET_PINGRP1_GPIO6 MX6QDL_ENET_PINGRP1 \ - MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 - -#define MX6QDL_ENET_PINGRP2_GPIO6 MX6QDL_ENET_PINGRP2 \ - MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 - -#define MX6QDL_ENET_PINGRP3_GPIO6 MX6QDL_ENET_PINGRP3 \ - MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 - -#define MX6QDL_ESAI_PINGRP1 \ - MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030 \ - MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030 \ - MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030 \ - MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030 \ - MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030 \ - MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030 \ - MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030 \ - MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030 \ - MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030 - -#define MX6QDL_ESAI_PINGRP2 \ - MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030 \ - MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030 \ - MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030 \ - MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030 \ - MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030 \ - MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030 \ - MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030 \ - MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030 \ - MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030 \ - MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030 - -#define MX6QDL_FLEXCAN1_PINGRP1 \ - MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000 \ - MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000 - -#define MX6QDL_FLEXCAN1_PINGRP2 \ - MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000 \ - MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000 - -#define MX6QDL_FLEXCAN2_PINGRP1 \ - MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000 \ - MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000 - -#define MX6QDL_GPMI_NAND_PINGRP1 \ - MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 \ - MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 \ - MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 \ - MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 \ - MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 \ - MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 \ - MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 \ - MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 \ - MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 \ - MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 \ - MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 \ - MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 \ - MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 \ - MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 \ - MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 \ - MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 \ - MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 - -#define MX6QDL_GPMI_NAND_PINGRP1_NODQS \ - MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 \ - MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 \ - MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 \ - MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 \ - MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 \ - MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 \ - MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 \ - MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 \ - MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 \ - MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 \ - MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 \ - MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 \ - MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 \ - MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 \ - MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 \ - MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 - -#define MX6QDL_HDMI_HDCP_PINGRP1 \ - MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1 \ - MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1 - -#define MX6QDL_HDMI_HDCP_PINGRP2 \ - MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1 \ - MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1 - -#define MX6QDL_HDMI_HDCP_PINGRP3 \ - MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1 \ - MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1 - -#define MX6QDL_HDMI_CEC_PINGRP1 \ - MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0 - -#define MX6QDL_HDMI_CEC_PINGRP2 \ - MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0 - -#define MX6QDL_I2C1_PINGRP1 \ - MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 \ - MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 - -#define MX6QDL_I2C1_PINGRP2 \ - MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1 \ - MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1 - -#define MX6QDL_I2C2_PINGRP1 \ - MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1 \ - MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1 - -#define MX6QDL_I2C2_PINGRP2 \ - MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 \ - MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 - -#define MX6QDL_I2C2_PINGRP3 \ - MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1 \ - MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 - -#define MX6QDL_I2C3_PINGRP1 \ - MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1 \ - MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 - -#define MX6QDL_I2C3_PINGRP2 \ - MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 \ - MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 - -#define MX6QDL_I2C3_PINGRP3 \ - MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1 \ - MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1 - -#define MX6QDL_I2C3_PINGRP4 \ - MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 \ - MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 - -#define MX6QDL_IPU1_PINGRP1 \ - MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 \ - MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 \ - MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 \ - MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 \ - MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000 \ - MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10 \ - MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 \ - MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 \ - MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 \ - MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 \ - MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 \ - MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 \ - MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 \ - MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 \ - MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 \ - MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 \ - MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 \ - MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 \ - MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 \ - MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 \ - MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 \ - MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 \ - MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 \ - MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 \ - MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 \ - MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 \ - MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 \ - MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 \ - MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 - -/* parallel camera */ -#define MX6QDL_IPU1_PINGRP2 \ - MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000 \ - MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000 \ - MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000 \ - MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000 \ - MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000 \ - MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000 \ - MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000 \ - MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000 \ - MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000 \ - MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000 \ - MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000 \ - MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000 - -/* parallel port 16-bit */ -#define MX6QDL_IPU1_PINGRP3 \ - MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000 \ - MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000 \ - MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000 \ - MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000 \ - MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000 \ - MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000 \ - MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000 \ - MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000 \ - MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000 \ - MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000 \ - MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000 \ - MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000 \ - MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000 \ - MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000 \ - MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000 \ - MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000 \ - MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000 \ - MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000 \ - MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000 - -#define MX6QDL_MLB_PINGRP1 \ - MX6QDL_PAD_GPIO_3__MLB_CLK 0x71 \ - MX6QDL_PAD_GPIO_6__MLB_SIG 0x71 \ - MX6QDL_PAD_GPIO_2__MLB_DATA 0x71 - -#define MX6QDL_MLB_PINGRP2 \ - MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71 \ - MX6QDL_PAD_GPIO_6__MLB_SIG 0x71 \ - MX6QDL_PAD_GPIO_2__MLB_DATA 0x71 - -#define MX6QDL_PWM1_PINGRP1 \ - MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1 - -#define MX6QDL_PWM3_PINGRP1 \ - MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1 - -#define MX6QDL_SPDIF_PINGRP1 \ - MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0 - -#define MX6QDL_SPDIF_PINGRP2 \ - MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0 \ - MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0 - -#define MX6QDL_SPDIF_PINGRP3 \ - MX6QDL_PAD_ENET_RXD0__SPDIF_OUT 0x1b0b0 - -#define MX6QDL_UART1_PINGRP1 \ - MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 - -#define MX6QDL_UART1_PINGRP2 \ - MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 - -#define MX6QDL_UART2_PINGRP1 \ - MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 - -/* DTE mode */ -#define MX6QDL_UART2_PINGRP2 \ - MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1 \ - MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1 - -#define MX6QDL_UART2_PINGRP3 \ - MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1 - -#define MX6QDL_UART3_PINGRP1 \ - MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1 \ - MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1 \ - MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1 - -#define MX6QDL_UART3_PINGRP2 \ - MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1 \ - MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1 - -#define MX6QDL_UART3_PINGRP3 \ - MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 - -#define MX6QDL_UART4_PINGRP1 \ - MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 - -#define MX6QDL_UART5_PINGRP1 \ - MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1 \ - MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1 - -#define MX6QDL_USBOTG_PINGRP1 \ - MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 - -#define MX6QDL_USBOTG_PINGRP2 \ - MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059 - -#define MX6QDL_USBH2_PINGRP1 \ - MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030 \ - MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030 - -#define MX6QDL_USBH2_PINGRP2 \ - MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030 - -#define MX6QDL_USBH3_PINGRP1 \ - MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030 \ - MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030 - -#define MX6QDL_USBH3_PINGRP2 \ - MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030 - -#define MX6QDL_USDHC1_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD1_CMD__SD1_CMD pad \ - MX6QDL_PAD_SD1_CLK__SD1_CLK pad_clk \ - MX6QDL_PAD_SD1_DAT0__SD1_DATA0 pad \ - MX6QDL_PAD_SD1_DAT1__SD1_DATA1 pad \ - MX6QDL_PAD_SD1_DAT2__SD1_DATA2 pad \ - MX6QDL_PAD_SD1_DAT3__SD1_DATA3 pad_data3 - -#define MX6QDL_USDHC1_D8(pad, pad_data3, pad_clk) \ - MX6QDL_USDHC1_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_NANDF_D0__SD1_DATA4 pad \ - MX6QDL_PAD_NANDF_D1__SD1_DATA5 pad \ - MX6QDL_PAD_NANDF_D2__SD1_DATA6 pad \ - MX6QDL_PAD_NANDF_D3__SD1_DATA7 pad - -#define MX6QDL_USDHC2_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD2_CMD__SD2_CMD pad \ - MX6QDL_PAD_SD2_CLK__SD2_CLK pad_clk \ - MX6QDL_PAD_SD2_DAT0__SD2_DATA0 pad \ - MX6QDL_PAD_SD2_DAT1__SD2_DATA1 pad \ - MX6QDL_PAD_SD2_DAT2__SD2_DATA2 pad \ - MX6QDL_PAD_SD2_DAT3__SD2_DATA3 pad_data3 - -#define MX6QDL_USDHC2_D8(pad, pad_data3, pad_clk) \ - MX6QDL_USDHC2_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_NANDF_D4__SD2_DATA4 pad \ - MX6QDL_PAD_NANDF_D5__SD2_DATA5 pad \ - MX6QDL_PAD_NANDF_D6__SD2_DATA6 pad \ - MX6QDL_PAD_NANDF_D7__SD2_DATA7 pad - -#define MX6QDL_USDHC3_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD3_CMD__SD3_CMD pad \ - MX6QDL_PAD_SD3_CLK__SD3_CLK pad_clk \ - MX6QDL_PAD_SD3_DAT0__SD3_DATA0 pad \ - MX6QDL_PAD_SD3_DAT1__SD3_DATA1 pad \ - MX6QDL_PAD_SD3_DAT2__SD3_DATA2 pad \ - MX6QDL_PAD_SD3_DAT3__SD3_DATA3 pad_data3 - -#define MX6QDL_USDHC3_D8(pad, pad_data3, pad_clk) \ - MX6QDL_USDHC3_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD3_DAT4__SD3_DATA4 pad \ - MX6QDL_PAD_SD3_DAT5__SD3_DATA5 pad \ - MX6QDL_PAD_SD3_DAT6__SD3_DATA6 pad \ - MX6QDL_PAD_SD3_DAT7__SD3_DATA7 pad - -#define MX6QDL_USDHC4_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD4_CMD__SD4_CMD pad \ - MX6QDL_PAD_SD4_CLK__SD4_CLK pad_clk \ - MX6QDL_PAD_SD4_DAT0__SD4_DATA0 pad \ - MX6QDL_PAD_SD4_DAT1__SD4_DATA1 pad \ - MX6QDL_PAD_SD4_DAT2__SD4_DATA2 pad \ - MX6QDL_PAD_SD4_DAT3__SD4_DATA3 pad_data3 - -#define MX6QDL_USDHC4_D8(pad, pad_data3, pad_clk) \ - MX6QDL_USDHC4_D4(pad, pad_data3, pad_clk) \ - MX6QDL_PAD_SD4_DAT4__SD4_DATA4 pad \ - MX6QDL_PAD_SD4_DAT5__SD4_DATA5 pad \ - MX6QDL_PAD_SD4_DAT6__SD4_DATA6 pad \ - MX6QDL_PAD_SD4_DAT7__SD4_DATA7 pad - -#define MX6QDL_USDHC1_PINGRP_D4 MX6QDL_USDHC1_D4(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC1_PINGRP_D4_100MHZ MX6QDL_USDHC1_D4(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC1_PINGRP_D4_200MHZ MX6QDL_USDHC1_D4(0x170f9,0x170f9,0x100f9) -#define MX6QDL_USDHC1_PINGRP_D8 MX6QDL_USDHC1_D8(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC1_PINGRP_D8_100MHZ MX6QDL_USDHC1_D8(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC1_PINGRP_D8_200MHZ MX6QDL_USDHC1_D8(0x170f9,0x170f9,0x100f9) - -#define MX6QDL_USDHC2_PINGRP_D4 MX6QDL_USDHC2_D4(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC2_PINGRP_D4_100MHZ MX6QDL_USDHC2_D4(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC2_PINGRP_D4_200MHZ MX6QDL_USDHC2_D4(0x170f9,0x170f9,0x100f9) -#define MX6QDL_USDHC2_PINGRP_D8 MX6QDL_USDHC2_D8(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC2_PINGRP_D8_100MHZ MX6QDL_USDHC2_D8(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC2_PINGRP_D8_200MHZ MX6QDL_USDHC2_D8(0x170f9,0x170f9,0x100f9) - -#define MX6QDL_USDHC3_PINGRP_D4 MX6QDL_USDHC3_D4(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC3_PINGRP_D4_100MHZ MX6QDL_USDHC3_D4(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC3_PINGRP_D4_200MHZ MX6QDL_USDHC3_D4(0x170f9,0x170f9,0x100f9) -#define MX6QDL_USDHC3_PINGRP_D8 MX6QDL_USDHC3_D8(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC3_PINGRP_D8_100MHZ MX6QDL_USDHC3_D8(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC3_PINGRP_D8_200MHZ MX6QDL_USDHC3_D8(0x170f9,0x170f9,0x100f9) - -#define MX6QDL_USDHC4_PINGRP_D4 MX6QDL_USDHC4_D4(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC4_PINGRP_D4_100MHZ MX6QDL_USDHC4_D4(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC4_PINGRP_D4_200MHZ MX6QDL_USDHC4_D4(0x170f9,0x170f9,0x100f9) -#define MX6QDL_USDHC4_PINGRP_D8 MX6QDL_USDHC4_D8(0x17059,0x17059,0x10059) -#define MX6QDL_USDHC4_PINGRP_D8_100MHZ MX6QDL_USDHC4_D8(0x170b9,0x170b9,0x100b9) -#define MX6QDL_USDHC4_PINGRP_D8_200MHZ MX6QDL_USDHC4_D8(0x170f9,0x170f9,0x100f9) - -#define MX6QDL_WEIM_CS0_PINGRP1 \ - MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1 - -#define MX6QDL_WEIM_NOR_PINGRP1 \ - MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1 \ - MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1 \ - MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060 \ - MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0 \ - MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0 \ - MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0 \ - MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0 \ - MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0 \ - MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0 \ - MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0 \ - MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0 \ - MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0 \ - MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0 \ - MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0 \ - MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0 \ - MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0 \ - MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0 \ - MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0 \ - MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0 \ - MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1 \ - MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1 \ - MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1 \ - MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1 \ - MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1 \ - MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1 \ - MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1 \ - MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1 \ - MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1 \ - MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1 \ - MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1 \ - MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1 \ - MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1 \ - MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1 \ - MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1 \ - MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1 \ - MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1 \ - MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1 \ - MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1 \ - MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1 \ - MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1 \ - MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1 \ - MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1 \ - MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1 - -#endif /* __DTS_IMX6QDL_PINGRP_H */ diff --git a/arch/arm/boot/dts/imx6qdl-sabreauto.dtsi b/arch/arm/boot/dts/imx6qdl-sabreauto.dtsi index 088b0d2..7fa5e40 100644 --- a/arch/arm/boot/dts/imx6qdl-sabreauto.dtsi +++ b/arch/arm/boot/dts/imx6qdl-sabreauto.dtsi @@ -69,7 +69,11 @@ }; pinctrl_ecspi1: ecspi1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 + MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 + MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 + >; }; pinctrl_ecspi1_cs: ecspi1cs { @@ -79,11 +83,46 @@ }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 + >; }; pinctrl_gpmi_nand: gpminandgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 + MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 + MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 + MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 + MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 + MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 + MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 + MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 + MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 + MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 + MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 + MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 + MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 + MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 + MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 + MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 + MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 + >; }; pinctrl_spdif: spdifgrp { @@ -93,27 +132,109 @@ }; pinctrl_uart4: uart4grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1 + MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 + MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 + MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 + MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 + >; }; pinctrl_usdhc3_100mhz: usdhc3grp100mhz { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9 + MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9 + MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9 + MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9 + MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9 + >; }; pinctrl_usdhc3_200mhz: usdhc3grp200mhz { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9 + MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9 + MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9 + MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9 + MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9 + >; }; pinctrl_weim_cs0: weimcs0grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1 + >; }; pinctrl_weim_nor: weimnorgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1 + MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1 + MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060 + MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0 + MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0 + MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0 + MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0 + MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0 + MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0 + MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0 + MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0 + MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0 + MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0 + MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0 + MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0 + MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0 + MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0 + MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0 + MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0 + MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1 + MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1 + MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1 + MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1 + MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1 + MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1 + MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1 + MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1 + MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1 + MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1 + MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1 + MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1 + MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1 + MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1 + MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1 + MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1 + MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1 + MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1 + MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1 + MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1 + MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1 + MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1 + MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1 + MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-sabrelite.dtsi b/arch/arm/boot/dts/imx6qdl-sabrelite.dtsi index e8cbcd7..52e3813 100644 --- a/arch/arm/boot/dts/imx6qdl-sabrelite.dtsi +++ b/arch/arm/boot/dts/imx6qdl-sabrelite.dtsi @@ -197,19 +197,40 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x130b0 + MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x130b0 + MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x110b0 + MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x130b0 + >; }; pinctrl_ecspi1: ecspi1grp { fsl,pins = < - MX6QDL_ECSPI1_PINGRP1 + MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1 + MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1 + MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x000b1 /* CS */ >; }; pinctrl_enet: enetgrp { fsl,pins = < - MX6QDL_ENET_PINGRP_RGMII_MD(0x1b0b0, 0x100b0) + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x100b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x100b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x100b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x100b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x100b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x100b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x100b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x100b0 /* Phy reset */ MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x000b0 MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1 @@ -234,7 +255,10 @@ }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1 + MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1 + >; }; pinctrl_pwm1: pwm1grp { @@ -256,11 +280,17 @@ }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 \ + MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { @@ -274,7 +304,12 @@ pinctrl_usdhc3: usdhc3grp { fsl,pins = < - MX6QDL_USDHC3_PINGRP_D4 + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b0 /* CD */ MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1f0b0 /* WP */ >; @@ -282,7 +317,12 @@ pinctrl_usdhc4: usdhc4grp { fsl,pins = < - MX6QDL_USDHC4_PINGRP_D4 + MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059 + MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059 + MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059 + MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059 + MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059 + MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0 /* CD */ >; }; diff --git a/arch/arm/boot/dts/imx6qdl-sabresd.dtsi b/arch/arm/boot/dts/imx6qdl-sabresd.dtsi index 91e5dd4..d6dc7ac 100644 --- a/arch/arm/boot/dts/imx6qdl-sabresd.dtsi +++ b/arch/arm/boot/dts/imx6qdl-sabresd.dtsi @@ -306,15 +306,41 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 + MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 + MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 + MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 + >; }; pinctrl_ecspi1: ecspi1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1 + MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1 + MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_gpio_keys: gpio_keysgrp { @@ -326,35 +352,73 @@ }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1 + MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_i2c3: i2c3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1 + MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1 + >; }; pinctrl_pwm1: pwm1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc2: usdhc2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 + MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 + MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 + MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 + MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 + MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 + MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059 + MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059 + MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059 + MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059 + MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059 + MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059 + MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx6qdl-wandboard.dtsi b/arch/arm/boot/dts/imx6qdl-wandboard.dtsi index 88894b1..d050888 100644 --- a/arch/arm/boot/dts/imx6qdl-wandboard.dtsi +++ b/arch/arm/boot/dts/imx6qdl-wandboard.dtsi @@ -97,43 +97,101 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0 + MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0 + MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0 + MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0 + >; }; pinctrl_enet: enetgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0 + MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0 + MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0 + MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0 + MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0 + MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0 + MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0 + MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0 + MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0 + MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0 + MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0 + MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0 + MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0 + MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 + MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 + MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 + MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 + >; }; pinctrl_spdif: spdifgrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_ENET_RXD0__SPDIF_OUT 0x1b0b0 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1 + MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1 + >; }; pinctrl_uart3: uart3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1 + MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1 + MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1 + >; }; pinctrl_usbotg: usbotggrp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 + >; }; pinctrl_usdhc1: usdhc1grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 + MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 + MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 + MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 + MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 + MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 + >; }; pinctrl_usdhc2: usdhc2grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 + MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 + MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 + MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 + MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 + MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 + >; }; pinctrl_usdhc3: usdhc3grp { - fsl,pins = ; + fsl,pins = < + MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059 + MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059 + MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059 + MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059 + MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059 + MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059 + >; }; }; };