From patchwork Sat Jan 25 16:43:06 2014 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shawn Guo X-Patchwork-Id: 23695 Return-Path: X-Original-To: linaro@patches.linaro.org Delivered-To: linaro@patches.linaro.org Received: from mail-pb0-f71.google.com (mail-pb0-f71.google.com [209.85.160.71]) by ip-10-151-82-157.ec2.internal (Postfix) with ESMTPS id 33BC120300 for ; Sat, 25 Jan 2014 16:46:41 +0000 (UTC) Received: by mail-pb0-f71.google.com with SMTP id jt11sf10344025pbb.10 for ; Sat, 25 Jan 2014 08:46:40 -0800 (PST) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20130820; h=x-gm-message-state:delivered-to:from:to:cc:subject:date:message-id :in-reply-to:references:mime-version:sender:precedence:list-id :x-original-sender:x-original-authentication-results:mailing-list :list-post:list-help:list-archive:list-unsubscribe:content-type; bh=07GrfCSMwwd7FumHv3fe/gWgT9Ln35JsDDezpO+lqSU=; b=etY8/jjN9R77NphpJVub7tmXHHKAeAny7oQKdRJsIugVIAcqG+HDwQk8+99rE6OksZ Md9gNY1FyrpLEcooKedVlS/BkWRpYfxZCgX6bcTBq92iVuxhSRZw9LEOA9kRDkhmnBOw +qHJBLVqpSmsmkGu37L3jacFl88F4eyXT1rvoUP0Gt6trwXjA4JhGv63rm7ZvhNM/RX6 DXdAXqbGJouijGtSfyP3x7jrG0hl6UHMaY55An6ceFA/1hhN6IVtieokEOi/z8wxm+2/ 6rScGjASVsBzfcsBKZjWscEbE3XVc5VqLRbrKXpxVJfNETXOKE2cLCH4on9Arzu96xeZ F9IA== X-Gm-Message-State: ALoCoQmgt6ft47Z/zfyGtyZYcIPi3YPnko79TGOAw3p4zWhOPvoHrYC5UXV/K/x/so+GA4C9Uk1W X-Received: by 10.66.66.163 with SMTP id g3mr7428289pat.3.1390668400501; Sat, 25 Jan 2014 08:46:40 -0800 (PST) X-BeenThere: patchwork-forward@linaro.org Received: by 10.140.96.138 with SMTP id k10ls993358qge.66.gmail; Sat, 25 Jan 2014 08:46:40 -0800 (PST) X-Received: by 10.58.66.137 with SMTP id f9mr10602510vet.11.1390668400312; Sat, 25 Jan 2014 08:46:40 -0800 (PST) Received: from mail-ve0-f181.google.com (mail-ve0-f181.google.com [209.85.128.181]) by mx.google.com with ESMTPS id mj10si2748678vcb.12.2014.01.25.08.46.40 for (version=TLSv1 cipher=ECDHE-RSA-RC4-SHA bits=128/128); Sat, 25 Jan 2014 08:46:40 -0800 (PST) Received-SPF: neutral (google.com: 209.85.128.181 is neither permitted nor denied by best guess record for domain of patch+caf_=patchwork-forward=linaro.org@linaro.org) client-ip=209.85.128.181; Received: by mail-ve0-f181.google.com with SMTP id cz12so2595073veb.40 for ; Sat, 25 Jan 2014 08:46:40 -0800 (PST) X-Received: by 10.58.80.103 with SMTP id q7mr10798952vex.33.1390668400224; Sat, 25 Jan 2014 08:46:40 -0800 (PST) X-Forwarded-To: patchwork-forward@linaro.org X-Forwarded-For: patch@linaro.org patchwork-forward@linaro.org Delivered-To: patch@linaro.org Received: by 10.220.174.196 with SMTP id u4csp22073vcz; Sat, 25 Jan 2014 08:46:39 -0800 (PST) X-Received: by 10.69.20.11 with SMTP id gy11mr20880360pbd.64.1390668398788; Sat, 25 Jan 2014 08:46:38 -0800 (PST) Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id zk9si5267935pac.144.2014.01.25.08.46.38; Sat, 25 Jan 2014 08:46:38 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751914AbaAYQqh (ORCPT + 9 others); Sat, 25 Jan 2014 11:46:37 -0500 Received: from am1ehsobe002.messaging.microsoft.com ([213.199.154.205]:20774 "EHLO am1outboundpool.messaging.microsoft.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752112AbaAYQqh (ORCPT ); Sat, 25 Jan 2014 11:46:37 -0500 Received: from mail6-am1-R.bigfish.com (10.3.201.244) by AM1EHSOBE002.bigfish.com (10.3.204.22) with Microsoft SMTP Server id 14.1.225.22; Sat, 25 Jan 2014 16:46:35 +0000 Received: from mail6-am1 (localhost [127.0.0.1]) by mail6-am1-R.bigfish.com (Postfix) with ESMTP id B16E446036F; Sat, 25 Jan 2014 16:46:35 +0000 (UTC) X-Forefront-Antispam-Report: CIP:70.37.183.190; KIP:(null); UIP:(null); IPV:NLI; H:mail.freescale.net; RD:none; EFVD:NLI X-SpamScore: 7 X-BigFish: VS7(zzb922lc8kzz1f42h2148h208ch1ee6h1de0h1fdah2073h2146h1202h1e76h2189h1d1ah1d2ah21bch1fc6hzz1de098h8275dh1de097hz2dh87h2a8h839hd24he5bhf0ah1288h12a5h12a9h12bdh12e5h137ah139eh13b6h1441h1504h1537h162dh1631h1758h1898h18e1h1946h19b5h1ad9h1b0ah1b2fh2222h224fh1fb3h1d0ch1d2eh1d3fh1dfeh1dffh1e23h1fe8h1ff5h2218h2216h226dh22d0h24afh2327h2336h2438h2461h2487h24d7h1151h1155h) X-FB-DOMAIN-IP-MATCH: fail Received: from mail6-am1 (localhost.localdomain [127.0.0.1]) by mail6-am1 (MessageSwitch) id 1390668392516726_11209; Sat, 25 Jan 2014 16:46:32 +0000 (UTC) Received: from AM1EHSMHS007.bigfish.com (unknown [10.3.201.242]) by mail6-am1.bigfish.com (Postfix) with ESMTP id 78F3032004A; Sat, 25 Jan 2014 16:46:32 +0000 (UTC) Received: from mail.freescale.net (70.37.183.190) by AM1EHSMHS007.bigfish.com (10.3.207.107) with Microsoft SMTP Server (TLS) id 14.16.227.3; Sat, 25 Jan 2014 16:46:32 +0000 Received: from tx30smr01.am.freescale.net (10.81.153.31) by 039-SN1MMR1-002.039d.mgd.msft.net (10.84.1.15) with Microsoft SMTP Server (TLS) id 14.3.158.2; Sat, 25 Jan 2014 16:46:30 +0000 Received: from S2101-09.ap.freescale.net ([10.192.185.238]) by tx30smr01.am.freescale.net (8.14.3/8.14.0) with ESMTP id s0PGk7uN013196; Sat, 25 Jan 2014 09:46:27 -0700 From: Shawn Guo To: Rob Herring , CC: , Russell King - ARM Linux , , , Shawn Guo Subject: [PATCH 4/9] ARM: dts: imx51: remove the use of pingrp macros Date: Sun, 26 Jan 2014 00:43:06 +0800 Message-ID: <1390668191-20289-5-git-send-email-shawn.guo@linaro.org> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1390668191-20289-1-git-send-email-shawn.guo@linaro.org> References: <1390668191-20289-1-git-send-email-shawn.guo@linaro.org> MIME-Version: 1.0 X-OriginatorOrg: sigmatel.com X-FOPE-CONNECTOR: Id%0$Dn%*$RO%0$TLS%0$FQDN%$TlsDn% Sender: devicetree-owner@vger.kernel.org Precedence: list List-ID: X-Mailing-List: devicetree@vger.kernel.org X-Removed-Original-Auth: Dkim didn't pass. X-Original-Sender: shawn.guo@linaro.org X-Original-Authentication-Results: mx.google.com; spf=neutral (google.com: 209.85.128.181 is neither permitted nor denied by best guess record for domain of patch+caf_=patchwork-forward=linaro.org@linaro.org) smtp.mail=patch+caf_=patchwork-forward=linaro.org@linaro.org Mailing-list: list patchwork-forward@linaro.org; contact patchwork-forward+owners@linaro.org X-Google-Group-Id: 836684582541 List-Post: , List-Help: , List-Archive: List-Unsubscribe: , We created the pingrp macros in imx51-pingrp.h for purpose of less LOC when same pin group is used by multiple boards. However, DT maintainers take it as an abuse of DTC macro support. So let's get rid of it to make the pins used by given device more intuitive. Signed-off-by: Shawn Guo --- arch/arm/boot/dts/imx51-apf51.dts | 26 +- arch/arm/boot/dts/imx51-apf51dev.dts | 64 ++++- arch/arm/boot/dts/imx51-babbage.dts | 142 +++++++++-- arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi | 26 +- .../boot/dts/imx51-eukrea-mbimxsd51-baseboard.dts | 31 ++- arch/arm/boot/dts/imx51-pingrp.h | 249 -------------------- arch/arm/boot/dts/imx51.dtsi | 2 +- 7 files changed, 261 insertions(+), 279 deletions(-) delete mode 100644 arch/arm/boot/dts/imx51-pingrp.h diff --git a/arch/arm/boot/dts/imx51-apf51.dts b/arch/arm/boot/dts/imx51-apf51.dts index 80840da..e88b2a6 100644 --- a/arch/arm/boot/dts/imx51-apf51.dts +++ b/arch/arm/boot/dts/imx51-apf51.dts @@ -44,11 +44,33 @@ &iomuxc { imx51-apf51 { pinctrl_fec: fecgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000 + MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000 + MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000 + MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000 + MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000 + MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000 + MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000 + MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000 + MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000 + MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000 + MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000 + MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000 + MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000 + MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000 + MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000 + MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000 + MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000 + MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000 + >; }; pinctrl_uart3: uart3grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART3_RXD__UART3_RXD 0x1c5 + MX51_PAD_UART3_TXD__UART3_TXD 0x1c5 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx51-apf51dev.dts b/arch/arm/boot/dts/imx51-apf51dev.dts index f36a3aa..c29cfa9 100644 --- a/arch/arm/boot/dts/imx51-apf51dev.dts +++ b/arch/arm/boot/dts/imx51-apf51dev.dts @@ -124,27 +124,79 @@ }; pinctrl_ecspi1: ecspi1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 + MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 + MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 + >; }; pinctrl_ecspi2: ecspi2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185 + MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185 + MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185 + >; }; pinctrl_esdhc1: esdhc1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 + MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 + MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 + MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 + MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 + MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 + >; }; pinctrl_esdhc2: esdhc2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5 + MX51_PAD_SD2_CLK__SD2_CLK 0x20d5 + MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 + MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 + MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 + MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5 + >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed + MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed + >; }; pinctrl_ipu_disp1: ipudisp1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 + MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 + MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 + MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 + MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 + MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 + MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 + MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 + MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 + MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 + MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 + MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 + MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 + MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 + MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 + MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 + MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 + MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 + MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 + MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 + MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 + MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 + MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 + MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 + MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 + MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx51-babbage.dts b/arch/arm/boot/dts/imx51-babbage.dts index 483178a..56e97d8 100644 --- a/arch/arm/boot/dts/imx51-babbage.dts +++ b/arch/arm/boot/dts/imx51-babbage.dts @@ -283,62 +283,176 @@ }; pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 + MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 + MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000 + MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000 + >; }; pinctrl_ecspi1: ecspi1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 + MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 + MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 + >; }; pinctrl_esdhc1: esdhc1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 + MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 + MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 + MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 + MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 + MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 + >; }; pinctrl_esdhc2: esdhc2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5 + MX51_PAD_SD2_CLK__SD2_CLK 0x20d5 + MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 + MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 + MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 + MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5 + >; }; pinctrl_fec: fecgrp { fsl,pins = < - MX51_FEC_PINGRP1 + MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000 + MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000 + MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000 + MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000 + MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000 + MX51_PAD_EIM_CS5__FEC_CRS 0x80000000 + MX51_PAD_NANDF_RB2__FEC_COL 0x80000000 + MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000 + MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000 + MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000 + MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000 + MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000 + MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000 + MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000 + MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000 + MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000 + MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000 MX51_PAD_EIM_A20__GPIO2_14 0x85 /* Reset */ >; }; pinctrl_i2c2: i2c2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed + MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed + >; }; pinctrl_ipu_disp1: ipudisp1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 + MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 + MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 + MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 + MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 + MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 + MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 + MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 + MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 + MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 + MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 + MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 + MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 + MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 + MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 + MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 + MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 + MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 + MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 + MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 + MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 + MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 + MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 + MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 + MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 + MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 + >; }; pinctrl_ipu_disp2: ipudisp2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5 + MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5 + MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5 + MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5 + MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5 + MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5 + MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5 + MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5 + MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5 + MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5 + MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5 + MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5 + MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5 + MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5 + MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5 + MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5 + MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 + MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 + MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 + MX51_PAD_DI_GP4__DI2_PIN15 0x5 + >; }; pinctrl_kpp: kppgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0 + MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0 + MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0 + MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0 + MX51_PAD_KEY_COL0__KEY_COL0 0xe8 + MX51_PAD_KEY_COL1__KEY_COL1 0xe8 + MX51_PAD_KEY_COL2__KEY_COL2 0xe8 + MX51_PAD_KEY_COL3__KEY_COL3 0xe8 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 + MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 + >; }; pinctrl_uart1_rtscts: uart1rtsctsgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART1_RTS__UART1_RTS 0x1c5 + MX51_PAD_UART1_CTS__UART1_CTS 0x1c5 + >; }; pinctrl_uart2: uart2grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 + MX51_PAD_UART2_TXD__UART2_TXD 0x1c5 + >; }; pinctrl_uart3: uart3grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_EIM_D25__UART3_RXD 0x1c5 + MX51_PAD_EIM_D26__UART3_TXD 0x1c5 + >; }; pinctrl_uart3_rtscts: uart3rtsctsgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_EIM_D27__UART3_RTS 0x1c5 + MX51_PAD_EIM_D24__UART3_CTS 0x1c5 + >; }; }; }; diff --git a/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi b/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi index b22841a..9b3acf6 100644 --- a/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi +++ b/arch/arm/boot/dts/imx51-eukrea-cpuimx51.dtsi @@ -54,11 +54,33 @@ }; pinctrl_fec: fecgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000 + MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000 + MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000 + MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000 + MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000 + MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000 + MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000 + MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000 + MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000 + MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000 + MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000 + MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000 + MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000 + MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000 + MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000 + MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000 + MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000 + MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000 + >; }; pinctrl_i2c1: i2c1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD2_CMD__I2C1_SCL 0x400001ed + MX51_PAD_SD2_CLK__I2C1_SDA 0x400001ed + >; }; }; }; diff --git a/arch/arm/boot/dts/imx51-eukrea-mbimxsd51-baseboard.dts b/arch/arm/boot/dts/imx51-eukrea-mbimxsd51-baseboard.dts index 6774c66..62c67cd9 100644 --- a/arch/arm/boot/dts/imx51-eukrea-mbimxsd51-baseboard.dts +++ b/arch/arm/boot/dts/imx51-eukrea-mbimxsd51-baseboard.dts @@ -81,23 +81,44 @@ &iomuxc { imx51-eukrea { pinctrl_audmux: audmuxgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 + MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 + MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000 + MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000 + >; }; pinctrl_esdhc1: esdhc1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 + MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 + MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 + MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 + MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 + MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 + >; }; pinctrl_uart1: uart1grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 + MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 + >; }; pinctrl_uart3: uart3grp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_UART3_RXD__UART3_RXD 0x1c5 + MX51_PAD_UART3_TXD__UART3_TXD 0x1c5 + >; }; pinctrl_uart3_rtscts: uart3rtsctsgrp { - fsl,pins = ; + fsl,pins = < + MX51_PAD_KEY_COL4__UART3_RTS 0x1c5 + MX51_PAD_KEY_COL5__UART3_CTS 0x1c5 + >; }; pinctrl_backlight_1: backlightgrp-1 { diff --git a/arch/arm/boot/dts/imx51-pingrp.h b/arch/arm/boot/dts/imx51-pingrp.h deleted file mode 100644 index f63267b..0000000 --- a/arch/arm/boot/dts/imx51-pingrp.h +++ /dev/null @@ -1,249 +0,0 @@ -/* - * Copyright (C) 2013 Freescale Semiconductor, Inc. - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. - * - */ - -#ifndef __DTS_IMX51_PINGRP_H -#define __DTS_IMX51_PINGRP_H - -#include "imx51-pinfunc.h" - -#define MX51_AUDMUX_PINGRP1 \ - MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 \ - MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 \ - MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000 \ - MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000 - -#define MX51_FEC_PINGRP1 \ - MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000 \ - MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000 \ - MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000 \ - MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000 \ - MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000 \ - MX51_PAD_EIM_CS5__FEC_CRS 0x80000000 \ - MX51_PAD_NANDF_RB2__FEC_COL 0x80000000 \ - MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000 \ - MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000 \ - MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000 \ - MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000 \ - MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000 \ - MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000 \ - MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000 \ - MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000 \ - MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000 \ - MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000 - -#define MX51_FEC_PINGRP2 \ - MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000 \ - MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000 \ - MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000 \ - MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000 \ - MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000 \ - MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000 \ - MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000 \ - MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000 \ - MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000 \ - MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000 \ - MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000 \ - MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000 \ - MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000 \ - MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000 \ - MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000 \ - MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000 \ - MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000 \ - MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000 - -#define MX51_ECSPI1_PINGRP1 \ - MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 \ - MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 \ - MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 - -#define MX51_ECSPI2_PINGRP1 \ - MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185 \ - MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185 \ - MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185 - -#define MX51_ESDHC1_PINGRP1 \ - MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 \ - MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 \ - MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 \ - MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 \ - MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 \ - MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 - -#define MX51_ESDHC2_PINGRP1 \ - MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5 \ - MX51_PAD_SD2_CLK__SD2_CLK 0x20d5 \ - MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 \ - MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 \ - MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 \ - MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5 - -#define MX51_I2C1_PINGRP1 \ - MX51_PAD_SD2_CMD__I2C1_SCL 0x400001ed \ - MX51_PAD_SD2_CLK__I2C1_SDA 0x400001ed - -#define MX51_I2C2_PINGRP1 \ - MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed \ - MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed - -#define MX51_I2C2_PINGRP2 \ - MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed \ - MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed - -#define MX51_I2C2_PINGRP3 \ - MX51_PAD_GPIO1_2__I2C2_SCL 0x400001ed \ - MX51_PAD_GPIO1_3__I2C2_SDA 0x400001ed - -#define MX51_IPU_DISP1_PINGRP1 \ - MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 \ - MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 \ - MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 \ - MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 \ - MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 \ - MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 \ - MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 \ - MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 \ - MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 \ - MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 \ - MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 \ - MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 \ - MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 \ - MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 \ - MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 \ - MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 \ - MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 \ - MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 \ - MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 \ - MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 \ - MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 \ - MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 \ - MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 \ - MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 \ - MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 \ - MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 - -#define MX51_IPU_DISP2_PINGRP1 \ - MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5 \ - MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5 \ - MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5 \ - MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5 \ - MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5 \ - MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5 \ - MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5 \ - MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5 \ - MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5 \ - MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5 \ - MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5 \ - MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5 \ - MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5 \ - MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5 \ - MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5 \ - MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5 \ - MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 \ - MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 \ - MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 \ - MX51_PAD_DI_GP4__DI2_PIN15 0x5 - -#define MX51_KPP_PINGRP1 \ - MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0 \ - MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0 \ - MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0 \ - MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0 \ - MX51_PAD_KEY_COL0__KEY_COL0 0xe8 \ - MX51_PAD_KEY_COL1__KEY_COL1 0xe8 \ - MX51_PAD_KEY_COL2__KEY_COL2 0xe8 \ - MX51_PAD_KEY_COL3__KEY_COL3 0xe8 - -#define MX51_PATA_PINGRP1 \ - MX51_PAD_NANDF_WE_B__PATA_DIOW 0x2004 \ - MX51_PAD_NANDF_RE_B__PATA_DIOR 0x2004 \ - MX51_PAD_NANDF_ALE__PATA_BUFFER_EN 0x2004 \ - MX51_PAD_NANDF_CLE__PATA_RESET_B 0x2004 \ - MX51_PAD_NANDF_WP_B__PATA_DMACK 0x2004 \ - MX51_PAD_NANDF_RB0__PATA_DMARQ 0x2004 \ - MX51_PAD_NANDF_RB1__PATA_IORDY 0x2004 \ - MX51_PAD_GPIO_NAND__PATA_INTRQ 0x2004 \ - MX51_PAD_NANDF_CS2__PATA_CS_0 0x2004 \ - MX51_PAD_NANDF_CS3__PATA_CS_1 0x2004 \ - MX51_PAD_NANDF_CS4__PATA_DA_0 0x2004 \ - MX51_PAD_NANDF_CS5__PATA_DA_1 0x2004 \ - MX51_PAD_NANDF_CS6__PATA_DA_2 0x2004 \ - MX51_PAD_NANDF_D15__PATA_DATA15 0x2004 \ - MX51_PAD_NANDF_D14__PATA_DATA14 0x2004 \ - MX51_PAD_NANDF_D13__PATA_DATA13 0x2004 \ - MX51_PAD_NANDF_D12__PATA_DATA12 0x2004 \ - MX51_PAD_NANDF_D11__PATA_DATA11 0x2004 \ - MX51_PAD_NANDF_D10__PATA_DATA10 0x2004 \ - MX51_PAD_NANDF_D9__PATA_DATA9 0x2004 \ - MX51_PAD_NANDF_D8__PATA_DATA8 0x2004 \ - MX51_PAD_NANDF_D7__PATA_DATA7 0x2004 \ - MX51_PAD_NANDF_D6__PATA_DATA6 0x2004 \ - MX51_PAD_NANDF_D5__PATA_DATA5 0x2004 \ - MX51_PAD_NANDF_D4__PATA_DATA4 0x2004 \ - MX51_PAD_NANDF_D3__PATA_DATA3 0x2004 \ - MX51_PAD_NANDF_D2__PATA_DATA2 0x2004 \ - MX51_PAD_NANDF_D1__PATA_DATA1 0x2004 \ - MX51_PAD_NANDF_D0__PATA_DATA0 0x2004 - -#define MX51_UART1_PINGRP1 \ - MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 \ - MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 - -#define MX51_UART1_RTSCTS_PINGRP1 \ - MX51_PAD_UART1_RTS__UART1_RTS 0x1c5 \ - MX51_PAD_UART1_CTS__UART1_CTS 0x1c5 - -#define MX51_UART2_PINGRP1 \ - MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 \ - MX51_PAD_UART2_TXD__UART2_TXD 0x1c5 - -#define MX51_UART3_PINGRP1 \ - MX51_PAD_EIM_D25__UART3_RXD 0x1c5 \ - MX51_PAD_EIM_D26__UART3_TXD 0x1c5 - -#define MX51_UART3_RTSCTS_PINGRP1 \ - MX51_PAD_EIM_D27__UART3_RTS 0x1c5 \ - MX51_PAD_EIM_D24__UART3_CTS 0x1c5 - -#define MX51_UART3_PINGRP2 \ - MX51_PAD_UART3_RXD__UART3_RXD 0x1c5 \ - MX51_PAD_UART3_TXD__UART3_TXD 0x1c5 - -#define MX51_UART3_RTSCTS_PINGRP2 \ - MX51_PAD_KEY_COL4__UART3_RTS 0x1c5 \ - MX51_PAD_KEY_COL5__UART3_CTS 0x1c5 - -#define MX51_USBH1_PINGRP1 \ - MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x1e5 \ - MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x1e5 \ - MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x1e5 \ - MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x1e5 \ - MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x1e5 \ - MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x1e5 \ - MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x1e5 \ - MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x1e5 \ - MX51_PAD_USBH1_CLK__USBH1_CLK 0x1e5 \ - MX51_PAD_USBH1_DIR__USBH1_DIR 0x1e5 \ - MX51_PAD_USBH1_NXT__USBH1_NXT 0x1e5 \ - MX51_PAD_USBH1_STP__USBH1_STP 0x1e5 - -#define MX51_USBH2_PINGRP1 \ - MX51_PAD_EIM_D16__USBH2_DATA0 0x1e5 \ - MX51_PAD_EIM_D17__USBH2_DATA1 0x1e5 \ - MX51_PAD_EIM_D18__USBH2_DATA2 0x1e5 \ - MX51_PAD_EIM_D19__USBH2_DATA3 0x1e5 \ - MX51_PAD_EIM_D20__USBH2_DATA4 0x1e5 \ - MX51_PAD_EIM_D21__USBH2_DATA5 0x1e5 \ - MX51_PAD_EIM_D22__USBH2_DATA6 0x1e5 \ - MX51_PAD_EIM_D23__USBH2_DATA7 0x1e5 \ - MX51_PAD_EIM_A24__USBH2_CLK 0x1e5 \ - MX51_PAD_EIM_A25__USBH2_DIR 0x1e5 \ - MX51_PAD_EIM_A27__USBH2_NXT 0x1e5 \ - MX51_PAD_EIM_A26__USBH2_STP 0x1e5 - -#endif /* __DTS_IMX51_PINGRP_H */ diff --git a/arch/arm/boot/dts/imx51.dtsi b/arch/arm/boot/dts/imx51.dtsi index 3291e55..f10d213 100644 --- a/arch/arm/boot/dts/imx51.dtsi +++ b/arch/arm/boot/dts/imx51.dtsi @@ -11,7 +11,7 @@ */ #include "skeleton.dtsi" -#include "imx51-pingrp.h" +#include "imx51-pinfunc.h" #include #include #include