Message ID | 20250417122337.547969-8-cleger@rivosinc.com |
---|---|
State | New |
Headers | show
Received: from mail-pl1-f182.google.com (mail-pl1-f182.google.com [209.85.214.182]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CC52B241678 for <linux-kselftest@vger.kernel.org>; Thu, 17 Apr 2025 12:25:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.182 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744892703; cv=none; b=TognURrR6dj0J3z8m/R+HWiACPcAdx7enDtDrfG7gv9Fs9hB/J9yKlUrJ56fGLG4oqn/7aHDIOB8s874fegJyvcy4yoX4qYbY5J8M/MxeEKWUc3Acnqr2YqaZPC+khPD9v2H4tWYvMJhnE+QA3nEnzAmtqnpxPgJ3gU3pidhIEw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1744892703; c=relaxed/simple; bh=L0SOEIAv8LuDbsk5R4W2vKNdRPBPIuIziKfqu3ZTv/k=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=ExSY8kfAo0aoE5pvrNLQQtSooS+gFiOpqfG0akb4g/1VPtQmzq1bbYR3EDUnj4gNJcR4OR1+skSkdu8h0EqHpqbc2MJ0/vrajBGpUzVFVjp+Em7fONlzg5PU60KCc6Bj2YJ1p2El6prJ3n2owRlXt9aH0Q6+o3wbPly499BQPNg= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=rivosinc.com; spf=pass smtp.mailfrom=rivosinc.com; dkim=pass (2048-bit key) header.d=rivosinc-com.20230601.gappssmtp.com header.i=@rivosinc-com.20230601.gappssmtp.com header.b=ibjRwoLy; arc=none smtp.client-ip=209.85.214.182 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=rivosinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=rivosinc.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=rivosinc-com.20230601.gappssmtp.com header.i=@rivosinc-com.20230601.gappssmtp.com header.b="ibjRwoLy" Received: by mail-pl1-f182.google.com with SMTP id d9443c01a7336-224171d6826so10608105ad.3 for <linux-kselftest@vger.kernel.org>; Thu, 17 Apr 2025 05:25:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20230601.gappssmtp.com; s=20230601; t=1744892701; x=1745497501; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=nIScjDpjhLjkf06YMmBlHqg/pe/+cSuNoY3aF822M2E=; b=ibjRwoLyq3klgkP2O4tGwsQNbHrlVJMDwyj0gVRcROYqWJbK8lJpg3JzpmE8b5fDPu xm5xqp7mP3DliefOJeGF7mykkyO8wFmH5a1GFi3IAu8QbBc8Elx4p85UeGgP2qtsk4Fr 2cUOYOT7GBRbCJpLi+8Kel+Suo00Px9IfgFdbEBZq+0wlopQSY+KDHvcOkcvbCSsgNCT aaiapzTVUlDifizVC/BR97d+1UbnB5hgwdn6ug4H0y57KRldePSocZNPEEbgvqHfjAqR cAmGUIt08bs5abfwcQJJSI4gaEth6LMF8oTx2EC+eHXSRgCixztSfXkQEEWdocDbMypb pVyw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1744892701; x=1745497501; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=nIScjDpjhLjkf06YMmBlHqg/pe/+cSuNoY3aF822M2E=; b=HBxpgPmZo4FakNcDA4TROz/Eh3f4bRnX5kr3HQQPpz6bbHTLbFtwhR3+VFBQAoYvy/ dzJaf56ICX/7ihdsvq3NeTaPLS5/M04tRfjCnW3X+Rv9FbWtwC37w6OPUHBa5BLwZzwU jOZZZIVAajPNGAcVsdk5a3pfXJpevgE/CmskDpVXbNHsOO9IkoRbMNx429N9S1dRZuJz cJt5gjyI0TvS+mHbqXmLp23nEYHquaUpG1mlQja6rDc7YncMr36vcmFeyKEKrBoeth3y OS4ufmxfFbIAvnj2k/Og1bLMM9fVgObH1+aDJP9mbR8O6U1YEtsTuLXVpQAZbOMGdZmc 7Cfg== X-Forwarded-Encrypted: i=1; AJvYcCW9YfH0tlCQMAsKOIz//oX5Be/Xdepz1flBSqqhV+rBv8LKppHPZZEXBKcKn8RvGi5wLpq2gCPk+VQJvjj+ZFo=@vger.kernel.org X-Gm-Message-State: AOJu0YxMofikJHCJbJTV7Q2vqOy07WlcFfSxsoXOTKBzpEqifEVTH2q6 BVyKOkULL9iX0hNzBCgoofn+SrK/CV+sgcRqWAPyVIRoFA6IDsWXEsqi2CptFLuMI8Xd4Vi7q0k Z X-Gm-Gg: ASbGncv0UC+1wuNnP2RYBi4DGBmkaolb73Gls49XdHMMZ++POQUJPaPbXmcVSG6Hu7t WKatc1BNYBnLGSxrfbJcSJY5Adv7stDU88toI+1jEoGXM6442hQx7Sm9vkI9+7NDbj8UG4Xxjup cD/dYvk4FwCET7x4/ROsT5r1S1/LfY0BtV2JJRMPmWCbJt1cnxgzknAIvpyCmX0pITIhD5ttA6A JZdCJz2NOOytWJwLnBrFQNGFI61YNvAhKNQAgDPgKfZOfGXiLDXLGUU65pfblZ/4C9q1Pdx+dje lLeMRoevs1+cu5CtHYil6qxTWgX0/UsIBaazzaaeTg== X-Google-Smtp-Source: AGHT+IF+QdSHgucK282rG6JIZxJMqqmRWlCOO1zcFo/iz9JeHV9jdYKxWAUM/FMJsou8iVRkgl5odw== X-Received: by 2002:a17:902:d48b:b0:22c:36d1:7a49 with SMTP id d9443c01a7336-22c36d17c11mr92045175ad.53.1744892701180; Thu, 17 Apr 2025 05:25:01 -0700 (PDT) Received: from carbon-x1.. ([2a01:e0a:e17:9700:16d2:7456:6634:9626]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-22c3ee1a78dsm18489415ad.253.2025.04.17.05.24.53 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 17 Apr 2025 05:25:00 -0700 (PDT) From: =?utf-8?b?Q2zDqW1lbnQgTMOpZ2Vy?= <cleger@rivosinc.com> To: Paul Walmsley <paul.walmsley@sifive.com>, Palmer Dabbelt <palmer@dabbelt.com>, Anup Patel <anup@brainfault.org>, Atish Patra <atishp@atishpatra.org>, Shuah Khan <shuah@kernel.org>, Jonathan Corbet <corbet@lwn.net>, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, kvm@vger.kernel.org, kvm-riscv@lists.infradead.org, linux-kselftest@vger.kernel.org Cc: =?utf-8?b?Q2zDqW1lbnQgTMOpZ2Vy?= <cleger@rivosinc.com>, Samuel Holland <samuel.holland@sifive.com>, Andrew Jones <ajones@ventanamicro.com> Subject: [PATCH v5 07/13] riscv: misaligned: use correct CONFIG_ ifdef for misaligned_access_speed Date: Thu, 17 Apr 2025 14:19:54 +0200 Message-ID: <20250417122337.547969-8-cleger@rivosinc.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250417122337.547969-1-cleger@rivosinc.com> References: <20250417122337.547969-1-cleger@rivosinc.com> Precedence: bulk X-Mailing-List: linux-kselftest@vger.kernel.org List-Id: <linux-kselftest.vger.kernel.org> List-Subscribe: <mailto:linux-kselftest+subscribe@vger.kernel.org> List-Unsubscribe: <mailto:linux-kselftest+unsubscribe@vger.kernel.org> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit |
Series |
[v5,01/13] riscv: sbi: add Firmware Feature (FWFT) SBI extensions definitions
|
expand
|
diff --git a/arch/riscv/kernel/traps_misaligned.c b/arch/riscv/kernel/traps_misaligned.c index fbac0cf1fd30..c99d3c05f356 100644 --- a/arch/riscv/kernel/traps_misaligned.c +++ b/arch/riscv/kernel/traps_misaligned.c @@ -362,7 +362,7 @@ static int handle_scalar_misaligned_load(struct pt_regs *regs) perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1, regs, addr); -#ifdef CONFIG_RISCV_PROBE_UNALIGNED_ACCESS +#ifdef CONFIG_RISCV_SCALAR_MISALIGNED *this_cpu_ptr(&misaligned_access_speed) = RISCV_HWPROBE_MISALIGNED_SCALAR_EMULATED; #endif