From patchwork Thu Mar 4 12:03:20 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Robert Foss X-Patchwork-Id: 392746 Delivered-To: patch@linaro.org Received: by 2002:a17:906:a383:0:0:0:0 with SMTP id k3csp6375027ejz; Thu, 4 Mar 2021 14:27:06 -0800 (PST) X-Google-Smtp-Source: ABdhPJzjuYgEPXXfiw7zP6nvosFyTaw13mOk9WlI/02Pal3aFb7Rqe/rRyeAnXQnByaNzzUS23kT X-Received: by 2002:a05:6402:510b:: with SMTP id m11mr6745609edd.103.1614896826213; Thu, 04 Mar 2021 14:27:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1614896826; cv=none; d=google.com; s=arc-20160816; b=eHUTrQT8RF3R8/27xsw+DNpWnmfkDyUbSFQ2lhtPpYayG/wmKmpexdHVZ5czU6lZb6 trJxBsgmY03k2P/rWBjnk/+H/Ew2hIPq0JXKg0/RCSqzLJ9Pj2VQjEZAFiGmCoOmDx12 Nq/xMuhxvLmuI/6w9HN4lJ8Hg8HQjoVMSEo9dUpF7idBQRbDKeiJeiDRdaThQew8jGiG Vno4FID8APWMtkmqWissf2qA3xGYo3OOy0mFBpRjmrVwDk/HlgB867yOoi35+LALVi7o c8W0OFheRMEvI/BGFBqfsBTUb+4dW+tEZ/i9zHQqGXWAC1y0U1jmGxWPt9aGz67zVNnW pwlQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=66txG9h/Sa2HP95xfnmSwTYdKsDGArIGinZp+Se9eig=; b=oHUbCf2SDphv69OxnAIfT77gzvA480vfnm633bZRZ4YuVzJ27j/n0YbOFMhWABxm6V G/w/LerqA29wFJEJ3k7ki4RaLJU+5+icsbkBHeF0bxFWDlexokFSXmy1TQEtV6CjFRK0 3MipcFKA2A53rvgrhd8jKvotKqZteMNbZnncEGZZzNX7BnJ+9i95XNzA7Q/eXkaculdn VvESNFRtQ+aqNtnDuwxYYDebDdRsrHFi2ZgRpJUMtwzyzdWDKk64T2YSFEACCOL51TuV Fts46zJjERifbJGPY8TsOmqdcY4hm+EUcEuDs2L2n2VwA9+FBraKnRYGNzos1LjrtbbB cRIw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ffbHqcSq; spf=pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-arm-msm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id k6si527757edj.545.2021.03.04.14.27.05; Thu, 04 Mar 2021 14:27:06 -0800 (PST) Received-SPF: pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=ffbHqcSq; spf=pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-arm-msm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239877AbhCDMGu (ORCPT + 16 others); Thu, 4 Mar 2021 07:06:50 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:60058 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239958AbhCDMGj (ORCPT ); Thu, 4 Mar 2021 07:06:39 -0500 Received: from mail-ed1-x533.google.com (mail-ed1-x533.google.com [IPv6:2a00:1450:4864:20::533]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 0CC85C0613D9 for ; Thu, 4 Mar 2021 04:05:57 -0800 (PST) Received: by mail-ed1-x533.google.com with SMTP id t1so4500519eds.7 for ; Thu, 04 Mar 2021 04:05:56 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=66txG9h/Sa2HP95xfnmSwTYdKsDGArIGinZp+Se9eig=; b=ffbHqcSqyWccRmM2zvj59tMlN3K3bqIpX8y2PAirYKI4o32+Ddhkk4kPtbN18gF+V9 BMWCFO8FWSBgIXQMitujFEHBPtqX7M8RyUnosQR9IptSo7JYGScbUCr7FwAcQRrzoMDL YKzW+Oax1TVIzDzRNdalhTOWtksqWXthPp9cPAq29FJnbeBA/HZn8ZoaTglBWua91fmx aEfvuWZOZU/cWJYyQRRyDb3XMfYkBg+sbGaYljbxBbppK33IbsbWUJnz6+0YmqWXsFhQ y3NzBKbqhm/7VMInXtTmjsDc9J97pivkxZRa5wEkl/XzZMpJ9Cb61oLv4qdXIZO62z7r iaOA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=66txG9h/Sa2HP95xfnmSwTYdKsDGArIGinZp+Se9eig=; b=lpAvhL314HgKpVR5kBr0JrKNQMvi6kELKCTiBUDoXqGJDlsr6UVoBuGGWyvh9QjB6a xOpqUD2mhTpK+sgRrK0csXKh6YIq3daWl9uFhcB59lIEywupHUEoWuMTiWCA29THtvUD hAwwORhLS046blgjiP2pwP5RIaFpP8QyQx8CUGkWlUfjofvIj5t4EJi5tI8Tu+XthpzD hTZaRnn297MGMqVqicJ2Ir0LLsGQof7U4Ai/DXNRZhTn4cm3/Lkz6Cwqd6NgN3jNUh4w lsMnHM5lR/mwHEb2cA9SPtlhnLDXWYwJTAyHhpsSDvnZpbVemCYjwd3uRBA0g2nsetIl u10w== X-Gm-Message-State: AOAM532SQ1oK7ssSJPj0CJwKdGYkcsP1x9TK8z5DcrFprhl9sYwalPwJ 2iPPYKwRJCCi8zOPCHDpr8ubpg== X-Received: by 2002:aa7:d44a:: with SMTP id q10mr3880520edr.278.1614859555799; Thu, 04 Mar 2021 04:05:55 -0800 (PST) Received: from localhost.localdomain ([2a02:2450:102f:d6a:470a:340b:1b:29dd]) by smtp.gmail.com with ESMTPSA id cf6sm20464447edb.92.2021.03.04.04.05.54 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 04 Mar 2021 04:05:55 -0800 (PST) From: Robert Foss To: agross@kernel.org, bjorn.andersson@linaro.org, robert.foss@linaro.org, todor.too@gmail.com, mchehab@kernel.org, robh+dt@kernel.org, angelogioacchino.delregno@somainline.org, linux-arm-msm@vger.kernel.org, linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, AngeloGioacchino Del Regno , Sakari Ailus , Andrey Konovalov Cc: Rob Herring , Tomasz Figa , Azam Sadiq Pasha Kapatrala Syed , Sarvesh Sridutt , Laurent Pinchart , Jonathan Marek Subject: [PATCH v6 14/22] dt-bindings: media: camss: Add qcom, msm8916-camss binding Date: Thu, 4 Mar 2021 13:03:20 +0100 Message-Id: <20210304120326.153966-15-robert.foss@linaro.org> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210304120326.153966-1-robert.foss@linaro.org> References: <20210304120326.153966-1-robert.foss@linaro.org> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: linux-arm-msm@vger.kernel.org Add bindings for qcom,msm8916-camss in order to support the camera subsystem on MSM8916. Signed-off-by: Robert Foss Reviewed-by: Rob Herring --- Changes since v2: - Remove redundant descriptions - Add power domain description - Make clock-lanes a constant - Add max & minItems to data-lanes - Remove ports requirement - endpoint & reg - Rework to conform to new port schema Changes since v4 - Rob: Added r-b .../bindings/media/qcom,msm8916-camss.yaml | 256 ++++++++++++++++++ 1 file changed, 256 insertions(+) create mode 100644 Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml -- 2.27.0 diff --git a/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml b/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml new file mode 100644 index 000000000000..304908072d72 --- /dev/null +++ b/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml @@ -0,0 +1,256 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) + +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/media/qcom,msm8916-camss.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Qualcomm CAMSS ISP + +maintainers: + - Robert Foss + - Todor Tomov + +description: | + The CAMSS IP is a CSI decoder and ISP present on Qualcomm platforms + +properties: + compatible: + const: qcom,msm8916-camss + + clocks: + minItems: 19 + maxItems: 19 + + clock-names: + items: + - const: top_ahb + - const: ispif_ahb + - const: csiphy0_timer + - const: csiphy1_timer + - const: csi0_ahb + - const: csi0 + - const: csi0_phy + - const: csi0_pix + - const: csi0_rdi + - const: csi1_ahb + - const: csi1 + - const: csi1_phy + - const: csi1_pix + - const: csi1_rdi + - const: ahb + - const: vfe0 + - const: csi_vfe0 + - const: vfe_ahb + - const: vfe_axi + + interrupts: + minItems: 6 + maxItems: 6 + + interrupt-names: + items: + - const: csiphy0 + - const: csiphy1 + - const: csid0 + - const: csid1 + - const: ispif + - const: vfe0 + + iommus: + maxItems: 1 + + power-domains: + items: + - description: VFE GDSC - Video Front End, Global Distributed Switch Controller. + + ports: + $ref: /schemas/graph.yaml#/properties/ports + + description: + CSI input ports. + + properties: + port@0: + $ref: /schemas/graph.yaml#/$defs/port-base + unevaluatedProperties: false + description: + Input port for receiving CSI data. + + properties: + endpoint: + $ref: video-interfaces.yaml# + unevaluatedProperties: false + + properties: + clock-lanes: + items: + - const: 1 + + data-lanes: + description: + An array of physical data lanes indexes. + Position of an entry determines the logical + lane number, while the value of an entry + indicates physical lane index. Lane swapping + is supported. Physical lane indexes; + 0, 2, 3, 4. + minItems: 1 + maxItems: 4 + + required: + - clock-lanes + - data-lanes + + port@1: + $ref: /schemas/graph.yaml#/$defs/port-base + unevaluatedProperties: false + description: + Input port for receiving CSI data. + + properties: + endpoint: + $ref: video-interfaces.yaml# + unevaluatedProperties: false + + properties: + clock-lanes: + items: + - const: 1 + + data-lanes: + minItems: 1 + maxItems: 4 + + required: + - clock-lanes + - data-lanes + + reg: + minItems: 9 + maxItems: 9 + + reg-names: + items: + - const: csiphy0 + - const: csiphy0_clk_mux + - const: csiphy1 + - const: csiphy1_clk_mux + - const: csid0 + - const: csid1 + - const: ispif + - const: csi_clk_mux + - const: vfe0 + + vdda-supply: + description: + Definition of the regulator used as analog power supply. + +required: + - clock-names + - clocks + - compatible + - interrupt-names + - interrupts + - iommus + - power-domains + - reg + - reg-names + - vdda-supply + +additionalProperties: false + +examples: + - | + #include + #include + + camss: camss@1b00000 { + compatible = "qcom,msm8916-camss"; + + clocks = <&gcc GCC_CAMSS_TOP_AHB_CLK>, + <&gcc GCC_CAMSS_ISPIF_AHB_CLK>, + <&gcc GCC_CAMSS_CSI0PHYTIMER_CLK>, + <&gcc GCC_CAMSS_CSI1PHYTIMER_CLK>, + <&gcc GCC_CAMSS_CSI0_AHB_CLK>, + <&gcc GCC_CAMSS_CSI0_CLK>, + <&gcc GCC_CAMSS_CSI0PHY_CLK>, + <&gcc GCC_CAMSS_CSI0PIX_CLK>, + <&gcc GCC_CAMSS_CSI0RDI_CLK>, + <&gcc GCC_CAMSS_CSI1_AHB_CLK>, + <&gcc GCC_CAMSS_CSI1_CLK>, + <&gcc GCC_CAMSS_CSI1PHY_CLK>, + <&gcc GCC_CAMSS_CSI1PIX_CLK>, + <&gcc GCC_CAMSS_CSI1RDI_CLK>, + <&gcc GCC_CAMSS_AHB_CLK>, + <&gcc GCC_CAMSS_VFE0_CLK>, + <&gcc GCC_CAMSS_CSI_VFE0_CLK>, + <&gcc GCC_CAMSS_VFE_AHB_CLK>, + <&gcc GCC_CAMSS_VFE_AXI_CLK>; + + clock-names = "top_ahb", + "ispif_ahb", + "csiphy0_timer", + "csiphy1_timer", + "csi0_ahb", + "csi0", + "csi0_phy", + "csi0_pix", + "csi0_rdi", + "csi1_ahb", + "csi1", + "csi1_phy", + "csi1_pix", + "csi1_rdi", + "ahb", + "vfe0", + "csi_vfe0", + "vfe_ahb", + "vfe_axi"; + + interrupts = , + , + , + , + , + ; + + interrupt-names = "csiphy0", + "csiphy1", + "csid0", + "csid1", + "ispif", + "vfe0"; + + iommus = <&apps_iommu 3>; + + power-domains = <&gcc VFE_GDSC>; + + reg = <0x01b0ac00 0x200>, + <0x01b00030 0x4>, + <0x01b0b000 0x200>, + <0x01b00038 0x4>, + <0x01b08000 0x100>, + <0x01b08400 0x100>, + <0x01b0a000 0x500>, + <0x01b00020 0x10>, + <0x01b10000 0x1000>; + + reg-names = "csiphy0", + "csiphy0_clk_mux", + "csiphy1", + "csiphy1_clk_mux", + "csid0", + "csid1", + "ispif", + "csi_clk_mux", + "vfe0"; + + vdda-supply = <®_2v8>; + + ports { + #address-cells = <1>; + #size-cells = <0>; + }; + + };