From patchwork Fri Nov 6 09:27:56 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Claudiu Beznea X-Patchwork-Id: 319491 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-12.5 required=3.0 tests=BAYES_00,DKIM_INVALID, DKIM_SIGNED, HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_PATCH, MAILING_LIST_MULTI, SIGNED_OFF_BY,SPF_HELO_NONE,SPF_PASS,URIBL_BLOCKED,USER_AGENT_GIT autolearn=ham autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id C82B7C2D0A3 for ; Fri, 6 Nov 2020 09:28:33 +0000 (UTC) Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by mail.kernel.org (Postfix) with ESMTP id 70C3821D46 for ; Fri, 6 Nov 2020 09:28:33 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=fail reason="signature verification failed" (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b="KhEo5L8/" Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726600AbgKFJ2c (ORCPT ); Fri, 6 Nov 2020 04:28:32 -0500 Received: from esa6.microchip.iphmx.com ([216.71.154.253]:35745 "EHLO esa6.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726028AbgKFJ2b (ORCPT ); Fri, 6 Nov 2020 04:28:31 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1604654911; x=1636190911; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version; bh=5kPPY8aoeoIt3eWzwt2rrqZVySb3GOzC6e0UsowoKcY=; b=KhEo5L8/nQG2ngkS498jcwSDp9r24Gr5elc40Y6Dxz1q93iF5EfnSnOh GLDD5EzszU55oFJHqEuXmVUQkMHw+2Rx1tT9RsMUZC9rOuLXX40urGXYX nixPNCp/sNJfrIXmgaWx+uqG9XcS1EZcDNJ6ayZm279amAKQX3SuuN4Uv Ok+bj4Y0ndEQZEzT/QZDKc01c6HIbzmVChD9cBOeLiBZc4Skcpwum1iV3 z9+xDCdBDuEqUQCfLmH5ofjDY9pAi26Ex+ddzDVkJawAM1IfwmAxgYfwJ L1Qqe4f3TQDBgajmfKzRV/2WHNpQrXUV6fUfIL/Rq4CZ1wG2aA7b+3FjL Q==; IronPort-SDR: 1fjsl6yYM7fNbXBvBe9gzLHQ8E82cXtCSuTOF+YjYmt0o7jEVNsUR9B9RX2OlFcluwUZ2pNLXF FTZTrE8/A/GQmH+DU5946tlGOgKkkrrt2GLXUKDzlHMgc9Oc/36wd6Aox5nJvuLvqmV2W8wutL tkh5ypAVgVXZuPlycp2cvFQEedgMAR7oz3Nnq48ChVDN6jpo6I7iTg4DjI7hIRAhmVzsaRxsMk yq+jtBmjXYD/H3ZimlUoZ2bxn76JVktCfqSNP1E4y8t7Hb/kyAdK6ssR/UWp4N/TPBQvKqNUt8 POY= X-IronPort-AV: E=Sophos;i="5.77,456,1596524400"; d="scan'208";a="32677730" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa6.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 06 Nov 2020 02:28:30 -0700 Received: from chn-vm-ex03.mchp-main.com (10.10.85.151) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1979.3; Fri, 6 Nov 2020 02:28:30 -0700 Received: from m18063-ThinkPad-T460p.microchip.com (10.10.115.15) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server id 15.1.1979.3 via Frontend Transport; Fri, 6 Nov 2020 02:28:25 -0700 From: Claudiu Beznea To: , , , , , CC: , , , , , Claudiu Beznea Subject: [PATCH v3 03/11] clk: at91: sama7g5: allow SYS and CPU PLLs to be exported and referenced in DT Date: Fri, 6 Nov 2020 11:27:56 +0200 Message-ID: <1604654884-30339-4-git-send-email-claudiu.beznea@microchip.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1604654884-30339-1-git-send-email-claudiu.beznea@microchip.com> References: <1604654884-30339-1-git-send-email-claudiu.beznea@microchip.com> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org From: Eugen Hristev Allow SYSPLL and CPUPLL to be referenced as a PMC_TYPE_CORE clock from phandle in DT. Suggested-by: Claudiu Beznea Signed-off-by: Eugen Hristev [claudiu.beznea@microchip.com: adapt commit message, add CPU PLL] Signed-off-by: Claudiu Beznea --- drivers/clk/at91/sama7g5.c | 6 ++++-- 1 file changed, 4 insertions(+), 2 deletions(-) diff --git a/drivers/clk/at91/sama7g5.c b/drivers/clk/at91/sama7g5.c index 7ef7963126b6..d3c3469d47d9 100644 --- a/drivers/clk/at91/sama7g5.c +++ b/drivers/clk/at91/sama7g5.c @@ -117,7 +117,8 @@ static const struct { .p = "cpupll_fracck", .l = &pll_layout_divpmc, .t = PLL_TYPE_DIV, - .c = 1, }, + .c = 1, + .eid = PMC_CPUPLL, }, }, [PLL_ID_SYS] = { @@ -131,7 +132,8 @@ static const struct { .p = "syspll_fracck", .l = &pll_layout_divpmc, .t = PLL_TYPE_DIV, - .c = 1, }, + .c = 1, + .eid = PMC_SYSPLL, }, }, [PLL_ID_DDR] = {