Message ID | 20180921060103.21370-3-manivannan.sadhasivam@linaro.org |
---|---|
State | Accepted |
Commit | c00e3f8080d1ad8645ba51ae34817df830b44fa2 |
Headers | show |
Series | [1/4] dt-bindings: clk: hisilicon: Add bindings for Hi3670 clk | expand |
Hi Manivannan, On 2018/9/21 7:01, Manivannan Sadhasivam wrote: > Add clock nodes for HiSilicon Hi3670 SoC. > > Signed-off-by: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> Applied to the hisilicon soc dt tree. Thanks! Best Regards, Wei > --- > arch/arm64/boot/dts/hisilicon/hi3670.dtsi | 43 +++++++++++++++++++++++ > 1 file changed, 43 insertions(+) > > diff --git a/arch/arm64/boot/dts/hisilicon/hi3670.dtsi b/arch/arm64/boot/dts/hisilicon/hi3670.dtsi > index c90e6f6a34ec..8a0ee4b08886 100644 > --- a/arch/arm64/boot/dts/hisilicon/hi3670.dtsi > +++ b/arch/arm64/boot/dts/hisilicon/hi3670.dtsi > @@ -7,6 +7,7 @@ > */ > > #include <dt-bindings/interrupt-controller/arm-gic.h> > +#include <dt-bindings/clock/hi3670-clock.h> > > / { > compatible = "hisilicon,hi3670"; > @@ -144,6 +145,48 @@ > #size-cells = <2>; > ranges; > > + crg_ctrl: crg_ctrl@fff35000 { > + compatible = "hisilicon,hi3670-crgctrl", "syscon"; > + reg = <0x0 0xfff35000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + pctrl: pctrl@e8a09000 { > + compatible = "hisilicon,hi3670-pctrl", "syscon"; > + reg = <0x0 0xe8a09000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + pmuctrl: crg_ctrl@fff34000 { > + compatible = "hisilicon,hi3670-pmuctrl", "syscon"; > + reg = <0x0 0xfff34000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + sctrl: sctrl@fff0a000 { > + compatible = "hisilicon,hi3670-sctrl", "syscon"; > + reg = <0x0 0xfff0a000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + iomcu: iomcu@ffd7e000 { > + compatible = "hisilicon,hi3670-iomcu", "syscon"; > + reg = <0x0 0xffd7e000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + media1_crg: media1_crgctrl@e87ff000 { > + compatible = "hisilicon,hi3670-media1-crg", "syscon"; > + reg = <0x0 0xe87ff000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > + media2_crg: media2_crgctrl@e8900000 { > + compatible = "hisilicon,hi3670-media2-crg","syscon"; > + reg = <0x0 0xe8900000 0x0 0x1000>; > + #clock-cells = <1>; > + }; > + > uart6_clk: clk_19_2M { > compatible = "fixed-clock"; > #clock-cells = <0>; >
diff --git a/arch/arm64/boot/dts/hisilicon/hi3670.dtsi b/arch/arm64/boot/dts/hisilicon/hi3670.dtsi index c90e6f6a34ec..8a0ee4b08886 100644 --- a/arch/arm64/boot/dts/hisilicon/hi3670.dtsi +++ b/arch/arm64/boot/dts/hisilicon/hi3670.dtsi @@ -7,6 +7,7 @@ */ #include <dt-bindings/interrupt-controller/arm-gic.h> +#include <dt-bindings/clock/hi3670-clock.h> / { compatible = "hisilicon,hi3670"; @@ -144,6 +145,48 @@ #size-cells = <2>; ranges; + crg_ctrl: crg_ctrl@fff35000 { + compatible = "hisilicon,hi3670-crgctrl", "syscon"; + reg = <0x0 0xfff35000 0x0 0x1000>; + #clock-cells = <1>; + }; + + pctrl: pctrl@e8a09000 { + compatible = "hisilicon,hi3670-pctrl", "syscon"; + reg = <0x0 0xe8a09000 0x0 0x1000>; + #clock-cells = <1>; + }; + + pmuctrl: crg_ctrl@fff34000 { + compatible = "hisilicon,hi3670-pmuctrl", "syscon"; + reg = <0x0 0xfff34000 0x0 0x1000>; + #clock-cells = <1>; + }; + + sctrl: sctrl@fff0a000 { + compatible = "hisilicon,hi3670-sctrl", "syscon"; + reg = <0x0 0xfff0a000 0x0 0x1000>; + #clock-cells = <1>; + }; + + iomcu: iomcu@ffd7e000 { + compatible = "hisilicon,hi3670-iomcu", "syscon"; + reg = <0x0 0xffd7e000 0x0 0x1000>; + #clock-cells = <1>; + }; + + media1_crg: media1_crgctrl@e87ff000 { + compatible = "hisilicon,hi3670-media1-crg", "syscon"; + reg = <0x0 0xe87ff000 0x0 0x1000>; + #clock-cells = <1>; + }; + + media2_crg: media2_crgctrl@e8900000 { + compatible = "hisilicon,hi3670-media2-crg","syscon"; + reg = <0x0 0xe8900000 0x0 0x1000>; + #clock-cells = <1>; + }; + uart6_clk: clk_19_2M { compatible = "fixed-clock"; #clock-cells = <0>;
Add clock nodes for HiSilicon Hi3670 SoC. Signed-off-by: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> --- arch/arm64/boot/dts/hisilicon/hi3670.dtsi | 43 +++++++++++++++++++++++ 1 file changed, 43 insertions(+) -- 2.17.1