Message ID | 1486065742-28639-10-git-send-email-peter.maydell@linaro.org |
---|---|
State | Superseded |
Headers | show |
Series | Rewrite NVIC to not depend on the GIC | expand |
On 02/02/2017 05:02 PM, Peter Maydell wrote: > From: Michael Davidsaver <mdavidsaver@gmail.com> > > The VECTCLRACTIVE and VECTRESET bits in the AIRCR are both > documented as UNPREDICTABLE if you write a 1 to them when > the processor is not halted in Debug state (ie stopped > and under the control of an external JTAG debugger). > Since we don't implement Debug state or emulated JTAG > these bits are always UNPREDICTABLE for us. Instead of > logging them as unimplemented we can simply log writes > as guest errors and ignore them. > > Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> > [PMM: change extracted from another patch; commit message > constructed from scratch] > Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> > --- > hw/intc/armv7m_nvic.c | 8 ++++++-- > 1 file changed, 6 insertions(+), 2 deletions(-) > > diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c > index 7b61fe6..18c0e60 100644 > --- a/hw/intc/armv7m_nvic.c > +++ b/hw/intc/armv7m_nvic.c > @@ -698,10 +698,14 @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) > qemu_irq_pulse(s->sysresetreq); > } > if (value & 2) { > - qemu_log_mask(LOG_UNIMP, "VECTCLRACTIVE unimplemented\n"); > + qemu_log_mask(LOG_GUEST_ERROR, > + "Setting VECTCLRACTIVE when not in DEBUG mode " > + "is UNPREDICTABLE\n"); > } > if (value & 1) { > - qemu_log_mask(LOG_UNIMP, "AIRCR system reset unimplemented\n"); > + qemu_log_mask(LOG_GUEST_ERROR, > + "Setting VECTRESET when not in DEBUG mode " > + "is UNPREDICTABLE\n"); > } > s->prigroup = extract32(value, 8, 3); > nvic_irq_update(s); >
Peter Maydell <peter.maydell@linaro.org> writes: > From: Michael Davidsaver <mdavidsaver@gmail.com> > > The VECTCLRACTIVE and VECTRESET bits in the AIRCR are both > documented as UNPREDICTABLE if you write a 1 to them when > the processor is not halted in Debug state (ie stopped > and under the control of an external JTAG debugger). > Since we don't implement Debug state or emulated JTAG > these bits are always UNPREDICTABLE for us. Instead of > logging them as unimplemented we can simply log writes > as guest errors and ignore them. > > Signed-off-by: Michael Davidsaver <mdavidsaver@gmail.com> > [PMM: change extracted from another patch; commit message > constructed from scratch] > Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Alex Bennée <alex.bennee@linaro.org> > --- > hw/intc/armv7m_nvic.c | 8 ++++++-- > 1 file changed, 6 insertions(+), 2 deletions(-) > > diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c > index 7b61fe6..18c0e60 100644 > --- a/hw/intc/armv7m_nvic.c > +++ b/hw/intc/armv7m_nvic.c > @@ -698,10 +698,14 @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) > qemu_irq_pulse(s->sysresetreq); > } > if (value & 2) { > - qemu_log_mask(LOG_UNIMP, "VECTCLRACTIVE unimplemented\n"); > + qemu_log_mask(LOG_GUEST_ERROR, > + "Setting VECTCLRACTIVE when not in DEBUG mode " > + "is UNPREDICTABLE\n"); > } > if (value & 1) { > - qemu_log_mask(LOG_UNIMP, "AIRCR system reset unimplemented\n"); > + qemu_log_mask(LOG_GUEST_ERROR, > + "Setting VECTRESET when not in DEBUG mode " > + "is UNPREDICTABLE\n"); > } > s->prigroup = extract32(value, 8, 3); > nvic_irq_update(s); -- Alex Bennée
diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c index 7b61fe6..18c0e60 100644 --- a/hw/intc/armv7m_nvic.c +++ b/hw/intc/armv7m_nvic.c @@ -698,10 +698,14 @@ static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) qemu_irq_pulse(s->sysresetreq); } if (value & 2) { - qemu_log_mask(LOG_UNIMP, "VECTCLRACTIVE unimplemented\n"); + qemu_log_mask(LOG_GUEST_ERROR, + "Setting VECTCLRACTIVE when not in DEBUG mode " + "is UNPREDICTABLE\n"); } if (value & 1) { - qemu_log_mask(LOG_UNIMP, "AIRCR system reset unimplemented\n"); + qemu_log_mask(LOG_GUEST_ERROR, + "Setting VECTRESET when not in DEBUG mode " + "is UNPREDICTABLE\n"); } s->prigroup = extract32(value, 8, 3); nvic_irq_update(s);