From patchwork Mon Dec 18 17:17:39 2017 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Henderson X-Patchwork-Id: 122244 Delivered-To: patch@linaro.org Received: by 10.140.22.227 with SMTP id 90csp3099815qgn; Mon, 18 Dec 2017 09:18:58 -0800 (PST) X-Google-Smtp-Source: ACJfBouLqr5FQRUtLryvxKjsENRa2AcNv0rf/7xtzZi7gsv9D8f9RGyCJb91ZC1T8dOnxYylJuqD X-Received: by 10.37.52.130 with SMTP id b124mr442586yba.54.1513617538522; Mon, 18 Dec 2017 09:18:58 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1513617538; cv=none; d=google.com; s=arc-20160816; b=UF86t552QORo/pKsl0mGZaSm19e7qJWvZU0bKau0SzHHvl4lSOgF8JeDFCt20enxVQ P1i5E+9AgV4hVO0Qc+Q2pi3B8BFU903+4heuBpDA3Ot+VisKq/sL/HlbaO0XkNSO/A9d pebVwR4q/c+ik5susNPCg+c5c0ivkdfXJSbNKfiWzdJw1hcy+GOKdzl/szOrr190c0y2 DGrS9rlhVk2xFtXJimZFZf6itElP/w8EF7kh6Jul5DAWbZf5FaGX7StELQglQwdXAVvZ badLi+uiP+VwTwSZetcHHsapCrdWXOit2z3zl1GoGAK9W5NcbzoLb9omSamer0goeORK Jj/w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:cc:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:subject:references:in-reply-to :message-id:date:to:from:dkim-signature:arc-authentication-results; bh=okhsN7PvAI2tSwB7zlFXSFL3pRM/854PTOSz2h1XJ54=; b=XFMaiEo8s3P+o+XbkLw5kkimc7PW6K4l9VERBDddSoa9tCMjUi5aEFNpU5gdbIQait g8rOe1s7cmNgWS+SPr4XusUZYT8DFopZD9zwFn2IOUlOClse85lOboPxm8FhlsS85zO1 f3VHQ3USEtJfKyvYyzJYi0P3HQqSc20gdLBbFtB9GhnTaQcXlzKwHjp/xZAeIAItK7DQ 7J2mJZelp8VlzAj1aXjxHW0S1RCgzwzxe/zVsLUqdIzMDZJQ/9QIR34+KeteJl+dbXtQ ZXM7DKogy+SUJANHIYSPnoJadRVtjpIG9fse6UppkEJY27EhiWb0rU5d6/rKEap6z5ua 4s0A== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@linaro.org header.s=google header.b=bn+hPXnC; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 2001:4830:134:3::11 as permitted sender) smtp.mailfrom=qemu-devel-bounces+patch=linaro.org@nongnu.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from lists.gnu.org (lists.gnu.org. [2001:4830:134:3::11]) by mx.google.com with ESMTPS id a12si2536912ybl.107.2017.12.18.09.18.58 for (version=TLS1 cipher=AES128-SHA bits=128/128); Mon, 18 Dec 2017 09:18:58 -0800 (PST) Received-SPF: pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 2001:4830:134:3::11 as permitted sender) client-ip=2001:4830:134:3::11; Authentication-Results: mx.google.com; dkim=fail header.i=@linaro.org header.s=google header.b=bn+hPXnC; spf=pass (google.com: domain of qemu-devel-bounces+patch=linaro.org@nongnu.org designates 2001:4830:134:3::11 as permitted sender) smtp.mailfrom=qemu-devel-bounces+patch=linaro.org@nongnu.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from localhost ([::1]:58431 helo=lists.gnu.org) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1eQz45-0000S9-U5 for patch@linaro.org; Mon, 18 Dec 2017 12:18:58 -0500 Received: from eggs.gnu.org ([2001:4830:134:3::10]:36919) by lists.gnu.org with esmtp (Exim 4.71) (envelope-from ) id 1eQz3S-0000NX-Fi for qemu-devel@nongnu.org; Mon, 18 Dec 2017 12:18:23 -0500 Received: from Debian-exim by eggs.gnu.org with spam-scanned (Exim 4.71) (envelope-from ) id 1eQz3N-0000vw-6N for qemu-devel@nongnu.org; Mon, 18 Dec 2017 12:18:18 -0500 Received: from mail-pl0-x244.google.com ([2607:f8b0:400e:c01::244]:35728) by eggs.gnu.org with esmtps (TLS1.0:RSA_AES_128_CBC_SHA1:16) (Exim 4.71) (envelope-from ) id 1eQz3M-0000ug-Qh for qemu-devel@nongnu.org; Mon, 18 Dec 2017 12:18:13 -0500 Received: by mail-pl0-x244.google.com with SMTP id b96so5198796pli.2 for ; Mon, 18 Dec 2017 09:18:12 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=okhsN7PvAI2tSwB7zlFXSFL3pRM/854PTOSz2h1XJ54=; b=bn+hPXnCdTK6URW8RJxHaQ+DMON9ue+1qjIezTmLBvzRdhfIskqSCKx/LPavGVZNxU JfwK2jWyc0WPghkdTBOm64LxztWpQisSG71AS+2hfdY5NxYSi/BSCTw8WgWRZcPJz7/8 w1vj+tJv4xHCXH9Ma+RtaTI/aVw1/p2Jy8VPs= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=okhsN7PvAI2tSwB7zlFXSFL3pRM/854PTOSz2h1XJ54=; b=fAsgWh6Lr5etqWh5HIKzKA9b3776ObUJcaPCN/bD4CvCtls6OeyLvymrAAqOu97afL uXnLnxFjoLc+5/mhuI5TZoNTezAN56Shiy2TyCcpFHClhABEWDDtk2sPJcLtka4cr81Q rYJ5pIQ5yqjFrFc38EKkfclU2Kw0i8xbLWcj0l/cvtS+56TSHVSYEZjrOVW5rUst4Xvh gELTXPNPknLhPsDJvJoYaNcVl6w/CuwwelaVk2e074zIIKr/z0AfbEaV6hw/Hn335Xg5 LrHAadfHwFdA3ZYhpo4jW7FS4ws4VlTzYIHROchr70TWyFZpLnG7HHhqE2dgpETZE1Pu rkGA== X-Gm-Message-State: AKGB3mIQuLZoOuhMdYEK0lFqh3ij2y2HiTGFRW55QAQSZmsmdmyPo+G+ szVQQlGEM9UldAc5kx7tP+rJxyenjFY= X-Received: by 10.84.241.67 with SMTP id u3mr389962plm.275.1513617491587; Mon, 18 Dec 2017 09:18:11 -0800 (PST) Received: from cloudburst.twiddle.net (174-21-7-63.tukw.qwest.net. [174.21.7.63]) by smtp.gmail.com with ESMTPSA id y19sm21050272pgv.19.2017.12.18.09.18.10 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Mon, 18 Dec 2017 09:18:10 -0800 (PST) From: Richard Henderson To: qemu-devel@nongnu.org Date: Mon, 18 Dec 2017 09:17:39 -0800 Message-Id: <20171218171758.16964-8-richard.henderson@linaro.org> X-Mailer: git-send-email 2.14.3 In-Reply-To: <20171218171758.16964-1-richard.henderson@linaro.org> References: <20171218171758.16964-1-richard.henderson@linaro.org> X-detected-operating-system: by eggs.gnu.org: Genre and OS details not recognized. X-Received-From: 2607:f8b0:400e:c01::244 Subject: [Qemu-devel] [PATCH v7 07/26] target/arm: Use vector infrastructure for aa64 dup/movi X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: peter.maydell@linaro.org Errors-To: qemu-devel-bounces+patch=linaro.org@nongnu.org Sender: "Qemu-devel" Signed-off-by: Richard Henderson --- target/arm/translate-a64.c | 83 +++++++++++++++++++--------------------------- 1 file changed, 34 insertions(+), 49 deletions(-) -- 2.14.3 diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c index bc14c28e71..55a4902fc2 100644 --- a/target/arm/translate-a64.c +++ b/target/arm/translate-a64.c @@ -5846,38 +5846,24 @@ static void disas_simd_across_lanes(DisasContext *s, uint32_t insn) * * size: encoded in imm5 (see ARM ARM LowestSetBit()) */ + static void handle_simd_dupe(DisasContext *s, int is_q, int rd, int rn, int imm5) { int size = ctz32(imm5); - int esize = 8 << size; - int elements = (is_q ? 128 : 64) / esize; - int index, i; - TCGv_i64 tmp; + int index = imm5 >> (size + 1); if (size > 3 || (size == 3 && !is_q)) { unallocated_encoding(s); return; } - if (!fp_access_check(s)) { return; } - index = imm5 >> (size + 1); - - tmp = tcg_temp_new_i64(); - read_vec_element(s, tmp, rn, index, size); - - for (i = 0; i < elements; i++) { - write_vec_element(s, tmp, rd, i, size); - } - - if (!is_q) { - clear_vec_high(s, rd); - } - - tcg_temp_free_i64(tmp); + tcg_gen_gvec_dup_mem(size, vec_full_reg_offset(s, rd), + vec_reg_offset(s, rn, index, size), + is_q ? 16 : 8, vec_full_reg_size(s)); } /* DUP (element, scalar) @@ -5926,9 +5912,7 @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, int imm5) { int size = ctz32(imm5); - int esize = 8 << size; - int elements = (is_q ? 128 : 64)/esize; - int i = 0; + uint32_t dofs, oprsz, maxsz; if (size > 3 || ((size == 3) && !is_q)) { unallocated_encoding(s); @@ -5939,12 +5923,11 @@ static void handle_simd_dupg(DisasContext *s, int is_q, int rd, int rn, return; } - for (i = 0; i < elements; i++) { - write_vec_element(s, cpu_reg(s, rn), rd, i, size); - } - if (!is_q) { - clear_vec_high(s, rd); - } + dofs = vec_full_reg_offset(s, rd); + oprsz = is_q ? 16 : 8; + maxsz = vec_full_reg_size(s); + + tcg_gen_gvec_dup_i64(size, dofs, oprsz, maxsz, cpu_reg(s, rn)); } /* INS (Element) @@ -6135,7 +6118,6 @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) bool is_neg = extract32(insn, 29, 1); bool is_q = extract32(insn, 30, 1); uint64_t imm = 0; - TCGv_i64 tcg_rd, tcg_imm; int i; if (o2 != 0 || ((cmode == 0xf) && is_neg && !is_q)) { @@ -6217,32 +6199,35 @@ static void disas_simd_mod_imm(DisasContext *s, uint32_t insn) imm = ~imm; } - tcg_imm = tcg_const_i64(imm); - tcg_rd = new_tmp_a64(s); + if (!((cmode & 0x9) == 0x1 || (cmode & 0xd) == 0x9)) { + /* MOVI or MVNI, with MVNI negation handled above. */ + tcg_gen_gvec_dup64i(vec_full_reg_offset(s, rd), is_q ? 16 : 8, + vec_full_reg_size(s), imm); + } else { + TCGv_i64 tcg_imm = tcg_const_i64(imm); + TCGv_i64 tcg_rd = new_tmp_a64(s); - for (i = 0; i < 2; i++) { - int foffs = i ? fp_reg_hi_offset(s, rd) : fp_reg_offset(s, rd, MO_64); + for (i = 0; i < 2; i++) { + int foffs = vec_reg_offset(s, rd, i, MO_64); - if (i == 1 && !is_q) { - /* non-quad ops clear high half of vector */ - tcg_gen_movi_i64(tcg_rd, 0); - } else if ((cmode & 0x9) == 0x1 || (cmode & 0xd) == 0x9) { - tcg_gen_ld_i64(tcg_rd, cpu_env, foffs); - if (is_neg) { - /* AND (BIC) */ - tcg_gen_and_i64(tcg_rd, tcg_rd, tcg_imm); + if (i == 1 && !is_q) { + /* non-quad ops clear high half of vector */ + tcg_gen_movi_i64(tcg_rd, 0); } else { - /* ORR */ - tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_imm); + tcg_gen_ld_i64(tcg_rd, cpu_env, foffs); + if (is_neg) { + /* AND (BIC) */ + tcg_gen_and_i64(tcg_rd, tcg_rd, tcg_imm); + } else { + /* ORR */ + tcg_gen_or_i64(tcg_rd, tcg_rd, tcg_imm); + } } - } else { - /* MOVI */ - tcg_gen_mov_i64(tcg_rd, tcg_imm); + tcg_gen_st_i64(tcg_rd, cpu_env, foffs); } - tcg_gen_st_i64(tcg_rd, cpu_env, foffs); - } - tcg_temp_free_i64(tcg_imm); + tcg_temp_free_i64(tcg_imm); + } } /* AdvSIMD scalar copy