From patchwork Tue Jul 26 20:41:09 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shenwei Wang X-Patchwork-Id: 593575 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 8959EC04A68 for ; Tue, 26 Jul 2022 20:41:50 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239729AbiGZUlt (ORCPT ); Tue, 26 Jul 2022 16:41:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:39890 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233443AbiGZUlr (ORCPT ); Tue, 26 Jul 2022 16:41:47 -0400 Received: from EUR04-HE1-obe.outbound.protection.outlook.com (mail-eopbgr70053.outbound.protection.outlook.com [40.107.7.53]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 9050237FA2 for ; Tue, 26 Jul 2022 13:41:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=dB7GlWwYtV/w9QHPIGiX31LyiGMQkIQmfwqrBsC/CHfpg1xmMwkF27zb1etdfHJOZ1ssAvK8RSRTg0NOpiBaFrQMbPQOfi3gn1zY/plwzIUrUU5HkkLl5I1iH+19ep31TblfHQbkP8xi6zkRuB6F2yynxP5wOGN5N5O7SvgSxlFMNGLkZb/qTOaaBbql0kpGEulrVwG70fve+bcz0BuPPYxh3Y+gFiymoKTNZBb7PF7tmZ4+7TXGKhJ2RA6retcCMmGro0b9jFCzWnjTh5hXc0hqHTTSf3h4res+g7mxY0+ha3uSyJFsP6u4TCx6YaWv3FYS8yYD6zPwhyex+5NR+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=vgKd5oy9KhzHO29hnhhY7+SyjEV2zUMNv9ZsFs9aTd0=; b=GSvWTMEyL7Ojo9L3zbszX4OBNiDUzPnQJlDjGufp2bRMSqE3GgWOaMbt8qL4x7NrmCLtocTbDGYmD6izPjnNmcdCJ0ggPbRRRdvgOE78205a994aG1bJ1FGsbXTG3t2SlCCr7YvHPzfimzwu5L2yUd8Llt8ZkqSRenC61jYKN4g0dGSaSxdwhJAyFzQqkNgRYw6TNc571FBlR1GIVtKSc/MceOkJsij+bfZ0y873+IQj9vSbz2c2G4T0OlRq3MGbu0IGZajc++26C/P72fTy4b/+cCVX1jsmrpaH1dZvHeomhEYKqbO2ohlMM4V1oVQTGxBvv/RJqug83fEMrpxcKg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=vgKd5oy9KhzHO29hnhhY7+SyjEV2zUMNv9ZsFs9aTd0=; b=EkoYzmeBi4gYkLBO2U+E3WJmv8ps5FTxmHVFy7ltlhO3Ejmt06/zC3Z6LEMbQL0EYFY/L/8cM+oqxW/wPXzc9xkMfxndRgtTZk7FK1dByy1/peyv3qIHtdLhbPG7KixXuBAcCYDGhJD0SuR/JpJOL+Dbee9J/xYrZw9BrhFoFGI= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) by AM8PR04MB7441.eurprd04.prod.outlook.com (2603:10a6:20b:1c4::7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5458.25; Tue, 26 Jul 2022 20:41:42 +0000 Received: from AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c]) by AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c%4]) with mapi id 15.20.5458.025; Tue, 26 Jul 2022 20:41:42 +0000 From: Shenwei Wang To: Rob Herring , Krzysztof Kozlowski , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Peng Fan Cc: devicetree@vger.kernel.org, NXP Linux Team , Shenwei Wang Subject: [PATCH v4 1/3] dt-bindings: firmware: add missing resource IDs for imx8dxl Date: Tue, 26 Jul 2022 15:41:09 -0500 Message-Id: <20220726204111.733647-2-shenwei.wang@nxp.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220726204111.733647-1-shenwei.wang@nxp.com> References: <20220726204111.733647-1-shenwei.wang@nxp.com> X-ClientProxiedBy: SJ0PR13CA0038.namprd13.prod.outlook.com (2603:10b6:a03:2c2::13) To AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 3b609e31-0391-41a0-7a49-08da6f473f08 X-MS-TrafficTypeDiagnostic: AM8PR04MB7441:EE_ X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: hgJrTVWtjMD2J8DDyj+CNe23xOeN1MjOFMUxm24FuoYBNUbFDepuZYq4JDIWXChFNT0gK61/tsPDwY+2z/4gBfSivU24/pkar31tyFCaF4AToIYTkhSJ2qfMBwQuyWXq4xxLhDjcnJ1v3fofFlnnhRmoDPJKFPv1duPACPDdJi0VANIp8hhmSPOwGaPU2/oiMe7Pcab2ucTHhwFDmvtvL0HY44JW+wKrf7Im+6ilcEbnP3tzFizU85iTCWruIcwSNVfAqHZbk22mq1CEKgTshLFoWsYXNRjare6Py2HEMYrO4CF1zXFmJ7R68UWk/5O0Pnb49r8VznbXzcoPgHaSCoXJZif/muEJ1dkC+BHcnXVRgHy6Tzv2oNRfxmJkVthkZgViAdzv9Z7qb8iN/icivkHNjFpDgL6o86WTpbaES3O6opA3iJ1snutGVte7mPSBX48bH3ldc91OKuf6sR7E+w4uvIIMUtcEKt9lLzs4FkkEhvLVuHP4e6M6ouFm0aeeFumeEkeceFwcrKa2+ZuG2K5wkbjB44n3pt9CBYPfuGBhUzv5WdWm64zbGb3PBz3apkKJ10vlpg4rMbJURv+I3+DjTs6fLXJ94vRU9LaAfe3IqSToh0wLnhLF9OBzavXhGFKbG+bvlt7ZjET80ZJlNecN9igq6JntmKVDEOuAmBrynsbWYSB2VfTHjUv/SDOgORYKBENBSUvQ2tST5cq4nqW7PLJplI0IK+q7FiM4e69A2rMopKKtG7/KDsQBTxNe1xWrsEYvX/5of8eMpdUFOl21Qa1z9nGp9jTg6ybJnSSqM3PgCrSxSaa4c+GIn8Dr1hBF0Q+bRYH+jEHiS7bCl23plM8vJ+oHg4U/4N6b2vc= X-Forefront-Antispam-Report: CIP:255.255.255.255; CTRY:; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:AM9PR04MB8274.eurprd04.prod.outlook.com; PTR:; CAT:NONE; SFS:(13230016)(4636009)(346002)(396003)(366004)(136003)(39860400002)(376002)(2616005)(1076003)(2906002)(6666004)(186003)(6506007)(86362001)(55236004)(52116002)(41300700001)(6512007)(26005)(38100700002)(38350700002)(5660300002)(66556008)(66476007)(8936002)(8676002)(4326008)(66946007)(478600001)(6486002)(110136005)(54906003)(36756003)(6636002)(316002)(32563001)(47402002); DIR:OUT; SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: 3ONnEpHTkAOvGcQMOLw6cLJTPn+WcZfOZ0ljPpnW31KfuqjJlJNRuJUKxeYD0CF3c1IKN/Td0Po16Hz00YFp2a8I6g26z+G7kJ7OfkZSFX3ZZGaMZrkCZ84zR5cxNa1oBc1Y3QHnb2QsCXG0G1vA7MXkuRkbmjX50A46WJi3HSVXNHy0OGTDslvClV/MZ+MdTMS58QqrsGxIIuspPbkoWBIjVb2+/eW7V0ITuPJ5fkGgE+qHuQU4ygRs0YjVRjlmblWJ4eC5V7LgbPSE1SDaBxUQhgTkhD4REpQySeUpgBOVficMN/AF4DXX8GDSFEvPgvIdGAdmySayLItKoW7/Ki3gqvSB2ranX9xzUz5Sxn4TsKBVy9KdSuo7/E6432Zizn0txi6A4RVmETXIIV6SsxBqgN0z8I+F+xFlw8RE/jZUUNoivvi7KIr/xYmc5imYCXk3X2vzmn74GCwD8mFz1U8R1ARbdc6BvdeSDO5QVGSTNjvEaIvuMvhK6+pKbl9E38SC++ZwCpPEhAqSYQliffnDgDrMbWnhhaTL5+ngub5Ysh5h4HAmInHKX4cdS+FRyQ1BDZw9xiTV0gTouVtTPLKLaehDYV0XU3/uQvYWjdy+qNv1WGRcTzjwQ17wjJ/YA+O5yZnTBY0jmqH01GAGYxWuDIQ3GydnEnVQF+Xq1M0EryUW/kRwJAkcHkCsBq+oZsJUir0MzOqCG+JRImby3shIhwLCZoJV8OCERV2ZHrcV9fDyxJjCQ+P4K5uYBSemP+M69UA4NKIicBTOqCRydpXdRLiMF4vvD5IwKdfiHlK7Bn25pCeQ5oVZmBOuClelg8pCLgMpQ2VePMhJ4x/uZGNXMG91fX+6b02gLGYpibaeQ80kDBrrbbtezOfUgCejaieBcQxE4+zLrWLOZvGFzKE9p2U+zh0TNHYVc7osQChv6XMBpf19LCVeBWHPi1qMyrTV4fUDmt2iIoWOq2UZmmf4quBz48+iazRV3LlQn5LjTy8X6GGc2youwgqOixgZ/XI2TpFTgMf5Cmc1rQ1EEra1/039jrEL8VQsVXzpXjWCiUEybQluu64vI29JiRirMnOousvWP9ZF9ePYlFwL7YUfBhVMwE/HzlkbFxKnxewzaWU3Zl/Vn4cQVAx97aZp344boyUZJdlon8AjKnERvQHr/vF1shKvr2rtuR+YNEZGu4wEQ5b6aV9HXmx/sOTUUn7Srzjc3ejCF+6opB77UJl+pp5nblf9oinXBFk1G7hVZEC9kbfe1Oc2yUrGUeTj9aYxKozJtj/awHwbYXdfr5ht5X6oeHtZE1w+9X6leIsixFZR4Hz3a4sJBf2RIOzf8My0OL7Mf7OURaDot76l/NT3sFuZ4P2oc/71BQEGeY2jqkIYsRJIyoINdtp2mgz2UmnskovO1QmJcQ/tjMR+gKYaGxzAWvFPYSGLPUvBwNwXJWCzeAmDqbQS5WbnGU4hQcuWCl2ehIKFMY7wZpZ/1Uk6RRQDuWArpzpJSxGShe3/FntK6FfzpA6/SPMg+zQlsdO8PTPxLFC0COZVQq7k7uRqXva/yQZrbuMJz6QSbBKBhfloNX+HFF8AIUiyVBA5lNO7qeHxaAYQ1JjQ+3zPeA== X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 3b609e31-0391-41a0-7a49-08da6f473f08 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8274.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 26 Jul 2022 20:41:41.9259 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: tcbdeZ9kzswEJlnry6LCmj6CNgk+haHhRgVT3ZhApT3AzEJGL13tRcTiQiouEOdo14bnbdiugZgz6H/lEpesUA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AM8PR04MB7441 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Add the missing resource IDs for imx8dxl. Signed-off-by: Shenwei Wang Acked-by: Rob Herring --- include/dt-bindings/firmware/imx/rsrc.h | 7 +++++++ 1 file changed, 7 insertions(+) diff --git a/include/dt-bindings/firmware/imx/rsrc.h b/include/dt-bindings/firmware/imx/rsrc.h index 43885056557c4..1675de05ad33b 100644 --- a/include/dt-bindings/firmware/imx/rsrc.h +++ b/include/dt-bindings/firmware/imx/rsrc.h @@ -37,10 +37,14 @@ #define IMX_SC_R_DC_0_BLIT2 21 #define IMX_SC_R_DC_0_BLIT_OUT 22 #define IMX_SC_R_PERF 23 +#define IMX_SC_R_USB_1_PHY 24 #define IMX_SC_R_DC_0_WARP 25 +#define IMX_SC_R_V2X_MU_0 26 +#define IMX_SC_R_V2X_MU_1 27 #define IMX_SC_R_DC_0_VIDEO0 28 #define IMX_SC_R_DC_0_VIDEO1 29 #define IMX_SC_R_DC_0_FRAC0 30 +#define IMX_SC_R_V2X_MU_2 31 #define IMX_SC_R_DC_0 32 #define IMX_SC_R_GPU_2_PID0 33 #define IMX_SC_R_DC_0_PLL_0 34 @@ -49,7 +53,10 @@ #define IMX_SC_R_DC_1_BLIT1 37 #define IMX_SC_R_DC_1_BLIT2 38 #define IMX_SC_R_DC_1_BLIT_OUT 39 +#define IMX_SC_R_V2X_MU_3 40 +#define IMX_SC_R_V2X_MU_4 41 #define IMX_SC_R_DC_1_WARP 42 +#define IMX_SC_R_SECVIO 44 #define IMX_SC_R_DC_1_VIDEO0 45 #define IMX_SC_R_DC_1_VIDEO1 46 #define IMX_SC_R_DC_1_FRAC0 47 From patchwork Tue Jul 26 20:41:10 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shenwei Wang X-Patchwork-Id: 593574 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 50073C04A68 for ; Tue, 26 Jul 2022 20:41:57 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233443AbiGZUl4 (ORCPT ); Tue, 26 Jul 2022 16:41:56 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40022 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239805AbiGZUlw (ORCPT ); Tue, 26 Jul 2022 16:41:52 -0400 Received: from EUR04-HE1-obe.outbound.protection.outlook.com (mail-eopbgr70053.outbound.protection.outlook.com [40.107.7.53]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id A0DD124BC8 for ; Tue, 26 Jul 2022 13:41:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=RgpOURoYgDtoisiS6UhKaO0kJO7HrORtmcrlFkTtHyiQm3Z11CykIZsanHvIM52dO+0+/3Cr2ASs5yGffoQbvzb19EVzW3Wh9IYC5zr1whRMtJ0lODIZ3EwSJZbWNw7clNQY0kzjP3ym0w8E3TvWY/O1bs/+OFT45WqYvo4Yt/MQgcH/K1boZ/YRxKWEpBkDySapHQTxFVjsyE/UlGgChL1glWbyDDtz+roWO4/PpM6FEqgZ/bNdTpFxNzoKvhpurIZ48B6E4lVGnS4MZFsKkeO6TDj+55+ZhiDz8scgSJWyrt4h6Ds3wdIjkWq9ramHB4rOzkgkDya4DyMFyhaPvA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=XPZcrb7n8f5opy5GrKcrRnnFdfBuq1/FxlfL3y2sDXQ=; b=IbOEUHkGOxkglpjt7upEOkAHvf2IDaB6mjAVz8gs9jP0She8ZA6Kq3d105liS2/Tiqgx6etg2gJazS5ID7NqNiF1RkQlLhkJ5RxuGmf3AL4GOL0wG5qqUq3V4IqXKFjAkWVSdGwZkhUPHTBvxLqLa4/AwWJ52sBDPDzTG1GD30RMLaatj9B3rgerQPLatuWZ1/t5/rhSvXttnHwDg1z9nZGA/9/IL9ApZJC/cxRwi9bpY8vNdsZ5jyvlbSfuhqVbx18+D4r0ntAIcYmEA3wt2P2JnrMQCXXcPk/pi9uEvQNg0p02UsF9Qs0ceiHMNBxfyBwDxhUxYk42rNI0YQ6onA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=XPZcrb7n8f5opy5GrKcrRnnFdfBuq1/FxlfL3y2sDXQ=; b=SQ9QO71QeqtumDflNUysnzit59EQsfk176piB4wWrSpcf+d8cG5TrKDFyLaJqKUTEThANDCqzGQnM2RWE1SbmO5rmUsy63C4EoBhv14QSmHKpZn3IKyRxmE5UV6vD6TfZhxAg7tYA8VUDou8l6lrYeHFBMci2Tz1jEbsFeFstwo= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) by AM8PR04MB7441.eurprd04.prod.outlook.com (2603:10a6:20b:1c4::7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5458.25; Tue, 26 Jul 2022 20:41:47 +0000 Received: from AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c]) by AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c%4]) with mapi id 15.20.5458.025; Tue, 26 Jul 2022 20:41:47 +0000 From: Shenwei Wang To: Rob Herring , Krzysztof Kozlowski , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Peng Fan Cc: devicetree@vger.kernel.org, NXP Linux Team , Shenwei Wang , Krzysztof Kozlowski Subject: [PATCH v4 2/3] dt-bindings: arm: imx: update fsl.yaml for imx8dxl Date: Tue, 26 Jul 2022 15:41:10 -0500 Message-Id: <20220726204111.733647-3-shenwei.wang@nxp.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220726204111.733647-1-shenwei.wang@nxp.com> References: <20220726204111.733647-1-shenwei.wang@nxp.com> X-ClientProxiedBy: SJ0PR05CA0151.namprd05.prod.outlook.com (2603:10b6:a03:339::6) To AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: cf335e41-a4c5-4221-484b-08da6f474278 X-MS-TrafficTypeDiagnostic: AM8PR04MB7441:EE_ X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: oubUAOxmqQtplkZdUZ5lsyg6zP28oSXa3uGRsrIfttsvK2Zv6/n2hAtmqoOTXNCqMx5bp+vOIytTIf7GaA74o+d86l3p0S/etiMkuRuxeVg2ArhQaaIGC5/1Nm+czdoWxjhvuRjZ5DjLzmaStPygziqCgcQuzXj0aSK1GwzYYTm3Qx5KqaGbDdZsE9M6uAv2sJC3Y5K4ehXyHGPAMiXSQYp6ZOPGDOy/r+3KDJGiIJZsv2ZTvIr2mkoFIIp60otVvW8w5ma4o7wUqJ4aQNWxd6IauZFtoiJsU9lD9OX7/bUCPs6/Xidv+zfF3XGX15pgWBYDYDxDBtloPTynAMnGXw0xf7+anYo58otsnUGnlQUuhJIum/LRkcph9NCfoSjRPy5gjfbRwLe9rzkiniy/SHKPYLT+N1dHp8hbRcMhS93/23Vfcgoi+QCyrklymUdWrNeOguyMXY2mhPj7eE4hXyy4WKvHD4qMdpIOgZKOBWB+HTolqgqIMSc4CmZP/gmag0Ob+ooQ+UVtLyEz5pD3clAKwi30L+94UdSZxOgO9mCTkz8iEtZzMWVFCWq2MPiRNxbV/hMphifpFdj9jGlUUIvfs7W+W1q3fs9gSGIKij/F0TMo9YEmfIW1yRraFungcLipYh1HKees9uoR3QQTSwoOci5YfrHTwD1F+pKVkV3ElFR8LCEcDc3E555uTSnr8fZes1ndJeocc8IIE0qwmVrUoqWHqFUEK0ZQKCdo+6SJHEGkksOUUTQKii9fD0bsaKcSiJ07hYGzxHbVQOO8g6LAvEfXdqhf4B3qSkCwUSQdR1dPmVnuF56lzFVM8DlDXQDB5dXb7nUEX3EgquKYew== X-Forefront-Antispam-Report: CIP:255.255.255.255; CTRY:; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:AM9PR04MB8274.eurprd04.prod.outlook.com; PTR:; CAT:NONE; SFS:(13230016)(4636009)(346002)(396003)(366004)(136003)(39860400002)(376002)(2616005)(1076003)(2906002)(6666004)(186003)(6506007)(86362001)(55236004)(52116002)(41300700001)(6512007)(26005)(38100700002)(38350700002)(5660300002)(66556008)(66476007)(8936002)(8676002)(4326008)(66946007)(4744005)(478600001)(6486002)(110136005)(54906003)(36756003)(6636002)(316002)(32563001)(47402002); DIR:OUT; SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: kteZLtWscCR9oHL+/QHkuIh6B79ej7PxkyYXWWDruLXAbXzcvnwP6jNzTZA1XLkeFm490FrwTr9TIEjwzqHke0uwLWaO8FHoXZCF3PNs4RTd8foxSjzZg6BhEARrTqct9/5nRvVdoG3MpSFNdC89f2D2d7cljTKWr33FNJ0/F7/7p4z4JbLjPLGAgEnAZSCs/wXc47+vy7nZlFjS6EKFL7rd0FBCLw/1ByYgaPKNRh24fDDBI+IeaCvVNwZiLE1zcMoDcJ27QGVFBVqkeeP+MRnj3/1V+aSXWxQkUNCTPLPNzbjafVf38nk763037KSZ/1HwS2BYGinq43OCGskkmeZOhwoZ8z5oyRczB47B0ETHL0gPQ1RpIA4ePEnYJmFeDvO3YnF3PsThJdBkUMbtrKpGjpnBLK0FJxhFfTJo4MwZ7Y6g7sLlvwyrjkaezAmCeP9mvqwBQPLy8mPDDZa6Zdo/qmNZLBBYEpcFMXqRXanOvqnoGB7tCnUW4z5Fn1l5iLWFfticFORATrHbyJWJw/X9rmwT39Bd5zqJBEAWOMAya0L9bnuiWqFyUVCwkNhF+VLYTtRKC8OK4VNPjaNOrQEfzzNQZMTD5njq/kMHcE04X2JxI0zbxcXDLvFixwog9Dk5Vj/na5N+myYkl3P2XxYIOzyPh6XXKICXQT9RFxUg4qzAFdrgW+EJmw9uKiCcDPF9MT3l3z46izGcHhDEb9IfX4SiE++mRyF2grnfcjz/bzN/OFLuLpuYHbWuhb63XrRg3BvDz4a9+HKKBAlx2Z/R/6qpWgX6InZw6+34OCHXNA/LheraUGlagkQWIweWNNDWZY9DVFwQOoH359uctYC6QJ4j/eRgrlZWLqjmRUjkPMI2a3azpsyepvLAmjDLpNznpCzwWo0WWDvRX+G0aG9dcqjIHpQBuIpvlCPlA3ifX5L4p16f1WCF6h9vMsBeZg/ojTY19mpPTc0fd72u94GIPyMWshhaPBahhSh9WOqU0IWABbq+bAtksGXjaee15ssFEX9+Q4giDlPAUIR44IQybQ0hok7QmCM3Ku6MhdfVLk9iN/wgCrOrZfBfNSJUw7WxH6byTf0xTCpeRYZpOAWVunmbvxoWHWcLOQZJwmS+bkYm082KzUnds2DLXC2DsU1wKDLgqPWYcRtI2A81ViI89o5jn69+8WhLGBpTZDQqJ9KPDkgoBG6owZdvCbq6fJmV56H94MR8M5MtZlOx+Y4wKs7KM/504pqWiKH+RxmDwdJN1RaIhody0MH2YWo6wuISC/JEDhtRvbe/BoCHPwvG6OpAGsoRixew+JOTtJjpKx2ytIBzsGdfm4WFt2CgQgp8YfI3KDzkb3PcF3qB0nN0y9YFYAAquIpWueJ9Hutq8OqpHZlv3OmPv8Idq22ID4xvaHuTdfoiGD9iozRP/+3tRoH0TVwKGJFKjFyN7DmrtzfsVMaFlONla3ZuIeUM/C6wOTYpOpacIigKVNkYH/z10wNnZWV5vBL9OFINLyKc1BrBkgt/B0XhTFtexZAtVHYsgatJrgYGsYjyk2/Lgfwj3KAGdyXvmwfunNvkjKVtT9SrhA9xE+BIAO0+8oID X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: cf335e41-a4c5-4221-484b-08da6f474278 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8274.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 26 Jul 2022 20:41:47.5824 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: U3/cZrPghMUCTkJBctUxpVyPi49NKRYZ2/vq6enm+OKmDIH2obJY8GuPPob1ILj116ZSB79AIkwkgVS3QZjCfg== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AM8PR04MB7441 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org i.MX8DXL is a device targeting the automotive and industrial market segments. The chip is designed to achieve both high performance and low power consumption. It has a dual (2x) Cortex-A35 processor. Signed-off-by: Shenwei Wang Acked-by: Krzysztof Kozlowski --- Documentation/devicetree/bindings/arm/fsl.yaml | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/Documentation/devicetree/bindings/arm/fsl.yaml b/Documentation/devicetree/bindings/arm/fsl.yaml index 7431579ab0e85..26bef585b97aa 100644 --- a/Documentation/devicetree/bindings/arm/fsl.yaml +++ b/Documentation/devicetree/bindings/arm/fsl.yaml @@ -1034,6 +1034,12 @@ properties: - toradex,colibri-imx8x # Colibri iMX8X Modules - const: fsl,imx8qxp + - description: i.MX8DXL based Boards + items: + - enum: + - fsl,imx8dxl-evk # i.MX8QXP EVK Board + - const: fsl,imx8dxl + - description: i.MX8QXP Boards with Toradex Coilbri iMX8X Modules items: - enum: From patchwork Tue Jul 26 20:41:11 2022 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Shenwei Wang X-Patchwork-Id: 593843 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id D68DFC00140 for ; Tue, 26 Jul 2022 20:41:55 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S239784AbiGZUly (ORCPT ); Tue, 26 Jul 2022 16:41:54 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40000 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S239730AbiGZUlv (ORCPT ); Tue, 26 Jul 2022 16:41:51 -0400 Received: from EUR04-HE1-obe.outbound.protection.outlook.com (mail-eopbgr70053.outbound.protection.outlook.com [40.107.7.53]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 799DC37FA8 for ; Tue, 26 Jul 2022 13:41:47 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=D8AOWEB5xr0dtJUjMQyFAMmbDxNZAcltO+aGdw4COrS481EpmMww2ay/IZQeD6DudtFjR73/FFMdhKGEZGpGPBdzm7iszNKwn9K8fzi4qrYIHB0M3/OBiYYnKcBCipBeBrDJ+n7QAy9jNZn5c+Y+WjI30UW2OFDJ9xM6/V9MvTc5V+IeZRZI8RrlwwxLggnlbonASM7fKusWDSyg2/P+dsvlFGYwxsujoDpaFcU/QNP0IYJS7CxdxZl+zNspZK7GeLkzyHd+yvYm+jy7b5kD+kDjl5zzhfFBLRPjviznyUmMQot8WS7JNruEzqNKVKZFP3L7XvNakGW2CPcV8nDp+w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=V2ZgRBUbEoct7cTm1YwM1dnA4HB7o4GyDQ4gBJNPMwg=; b=WXKdWSEo1lgDuL48t5qPCdluvzYXGxN/iHpIgaXDgaFBa3GJ/4PIthbH6ptZrCVIlF7P9Os+7i+YUZ+yvDRpOJz0iuF45UFppOaLIs2qaWKpKzkC6jZAohwlMFZO5dUTV4hdsT4xyCWgKqa5ZB0v8RmaCK/fL/I3rtrGaMWy+0EMGCtrWk3BMx5VJpBOhUAHz/CmLrZQadx5JylaBeGtos0DJHpI8JlgcOMRY17+gqZt6IUSraGQMg+OKEsZl52YTBt2fp64U3hMS5yBivrqt0lIzYB6EW/kjKKk/pOhxBTvy6QqHslO4g0cMxNSJNFIZbmyQGipAktTFrpWaxQN4g== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=nxp.com; dmarc=pass action=none header.from=nxp.com; dkim=pass header.d=nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nxp.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=V2ZgRBUbEoct7cTm1YwM1dnA4HB7o4GyDQ4gBJNPMwg=; b=K4nklDQ42eBpa82sitcdfrMPRPMnrK1dzD5e2h3UUDR31v/xrBflSXjj443d0bKnP2NlKOkt7BxMvr2l8u2Uhj958TMiBGMHxSK7rt5RgoHQz/PX2eGbOuTQYdfrtO1d/8lG6LIUaFjaNrj+nvLvzCzHdjrngxKQkZ7sOEJc8vM= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=nxp.com; Received: from AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) by AM8PR04MB7441.eurprd04.prod.outlook.com (2603:10a6:20b:1c4::7) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.5458.25; Tue, 26 Jul 2022 20:41:42 +0000 Received: from AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c]) by AM9PR04MB8274.eurprd04.prod.outlook.com ([fe80::f46c:5b09:72eb:638c%4]) with mapi id 15.20.5458.025; Tue, 26 Jul 2022 20:41:42 +0000 From: Shenwei Wang To: Rob Herring , Krzysztof Kozlowski , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Peng Fan Cc: devicetree@vger.kernel.org, NXP Linux Team , Shenwei Wang Subject: [PATCH v4 3/3] arm64: dts: imx: add imx8dxl support Date: Tue, 26 Jul 2022 15:41:11 -0500 Message-Id: <20220726204111.733647-4-shenwei.wang@nxp.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20220726204111.733647-1-shenwei.wang@nxp.com> References: <20220726204111.733647-1-shenwei.wang@nxp.com> X-ClientProxiedBy: SJ0PR13CA0037.namprd13.prod.outlook.com (2603:10b6:a03:2c2::12) To AM9PR04MB8274.eurprd04.prod.outlook.com (2603:10a6:20b:3e8::23) MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: 87503c56-6a12-45ab-538f-08da6f473f01 X-MS-TrafficTypeDiagnostic: AM8PR04MB7441:EE_ X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: 5pJrFIkjulrRAunl+JDOVfXds0bE2p1zgtIT3mx66X1GmDynKj/cIaNDty+Kk7SzlnaZIhBEEmYqVd0uKc9sITMpy/riVpUvpm9OE8oklD1OZqefDdIsEbhLo+leL3uo2n/X/ng+MI0E0NmEwPp8zjDENZfsE/ak/fqQjHjGADwWJIAQphTpdT7ulkXcvQxrAglj3ZTFujfFE+wW4yPTBkZNS1L0b+NvBlNA8vS4v2sCtlDKvYez6TypQ3lOZRs1BjVzfkcITUWYl0mhFWHNPAE/0BbCnyrdGcaXUei8rrGnJJMH5Na030ptAK10EB6999ya9mUdWQd5L45y8p8Gz9fz7+ngdmo0xEQm7JnOq/uUGc1lTYKBovir0bLw5xn/mhW44PoceTF66M91lYVR65aSmgTv3DYJpz0n6XsxnOvTt4PnsVVWsdB/nHBee/6keY2tLTWKnuqbTNXfPN1imYvO5t4zEMKCtJPFsVDeVypHRlHIw4RLjdOn6tlInehqHqB7auE5omSdyPtQjA/GxfMXRDoWGQkCtH1dJq1MJvV5I73UsKeZqzU+FBGH+8fXslCAyi+kniBBMG0dHOOrPmzsLq6NhmO3pccO1OmsICORXedGMnnV0qR0IriM2GioieBvX0Okf7XOs+BWV+VvaeDpPny7d8Yk+QBC8NjbxH2CsARSn3qHqL9BGcVVCNWUf+m50bcFQDWTpssvn4zmo6KXUsPn/qI2RGaZJFQjU4imMhyxghl0sCFXjboLbFVcYBPzZAK6TEsWfR2iUBp04yxhUxER5VU4w0BImSz9eK7TLRalXuJ2YbJQ94QzqKqfB0oN0jZcdllOsKhjpZD4cBugv+qdYpvrSYLuIuT61IYCyGRdXWorwBMJA/hl7sq7wtfvPuQN6CyRupTsbC3pew== X-Forefront-Antispam-Report: CIP:255.255.255.255; CTRY:; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:AM9PR04MB8274.eurprd04.prod.outlook.com; PTR:; CAT:NONE; SFS:(13230016)(4636009)(346002)(396003)(366004)(136003)(39860400002)(376002)(2616005)(1076003)(2906002)(6666004)(186003)(6506007)(86362001)(55236004)(52116002)(41300700001)(6512007)(26005)(38100700002)(83380400001)(38350700002)(5660300002)(66556008)(66476007)(8936002)(30864003)(8676002)(4326008)(66946007)(478600001)(6486002)(110136005)(54906003)(36756003)(6636002)(316002)(32563001)(47402002)(473944003)(414714003); DIR:OUT; SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: vT0Of8DwElqLXzYhDT3ZIBiHqHfW58iPRYRpU8aSMlal3rB/yqFj/i2zntfyesPaYl+KZmClLjapw8tyzhJkkD1W9RW/GFyOFbmaEGtvamkJYKs+MYtzjzLguQRrAFoWbA+I7Cp6eu3wMorVoz6dIF1/qTny+0liSTQx/ksLppEqx/6lNCuTAXmhfhs+u3+sHN9pOeZq+IcuCx1Os7Sgn2ofgbmpJfkEpP54NTNAo3aMOoaMbSltBMXULHtyE3Ipb/7RBW6RFpP4BKAn+JqDR6VRFYGPw1cvwrEmWPZbHYYROeVG3mMVPAGVWtN2sdLoLXOH9mn3Hf8AI97chvKS5DdO5DAJIPWkJFJtxhzLWGv2eP1x5Ezh6tyTkwgslJ12PIx7t703rLJCQYLR8HEvxQm7qcr/q5UJliuCZ9rcsqPqJ8Cqcv4pI5Jy6hU6I0h5cBy5NFml7tLBhRVLSo912KPoM6e2dBaPury58VcBIL+jBhfMTpWzXYb4GJlkuyguLeSwHRGy/u8ZAw6TikulHqwO2RzdfhcGrmCp7C+ucJ1DAo+8aqbt5jWT31V7gmoS6sYMEwLXiJy/HiOSaf3GYOqpoFobY+nmxkap7wn/r8b+dyEpLiEkhYrXG+GXAs7kOkCWExbFgbuVa/aAmGDun2InQuDEG3fLTXYNRNinjQWA58on72/Pe7XEZUFFguJtpRd2fuzqptKnPD/+Oq6vMn0iKiuha3YPpnTYR6KpCE1DtLQWxmaN6zQX2p1Q76rs6ieB4BoNqFW6Ykg6zvJQtjZSUhsXPkbN1zMcpgsL0qVfWGKffvr9XYkJUtkhbybnf0w1muIZgevshgbQn24ymcI9nv8YfQP/4BCoC5TYh/8PIHnO6PNfa5LZ6xQs8YsG/eDJ5rMGLe79dEFyueDs8A2CWcRizO44d/od4A9hHGItCKzd2D05Fpg9EY+Y8ybA+kE7IECmnMaOiqpZH6mQ1jiQJeQuaDLmficz/4Rqdef42PjNJArDFo07hp0e7090qft5gIvR9X/EN7NjMt4cVJz8PRtA+FydzkkHV4yJk/Nst3tqXj0sIeWPfb7vj5manJclFANnN3i0GklzzU+J2/tFVV3/n6kQQKgF4gdfESS/QVVtJCfXEBjQFKW+ShYp/unYOWRGuSeq+bZhm7itLAE1j99MiN1OU8DosBUan+uhyG+B7me7WaJ7JPTuqGXaneMGsoJyYamRNgO5zVG1ZcN+PFiNYpPl+nQSYp6SHeFzVV/ny4Iu/NIxeFDaIRobtUnQMm5PKun5HzQ4gOe4vcDe9HX2z2TlhUF5UevIN6A9KYffWLaVq+iZ0OW0uaAKlPQ7jDTKr3uLOR/eFEzXC0USrlVczYzOWLKzscrZL/UCXCEgoCpyrg9l5rS95drYgUNm6hlNMjzIOvK2swd6KiUkTVq6mUICNIp+2Or8DkX6zkzqLISYWxVlZNtgdKxXvsRnNxQDCxXXg641mo+3A3mzEXYQXFXsVCdXYWo2U77kuhTSTBgRVpxWi9+XOvy4LZK9lM1hJA9EEee1EdaQFXsgAUZqqVI8gumnqBVfWEjhmds1BbnW1fp+3thffVYw X-OriginatorOrg: nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 87503c56-6a12-45ab-538f-08da6f473f01 X-MS-Exchange-CrossTenant-AuthSource: AM9PR04MB8274.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 26 Jul 2022 20:41:41.9727 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: BkIaDmf6zbbuhZKC2btvjGiCG7AHMBIA0YTHZrEjeHM91ZEUDImFfBWPPCXC804oJNbUvsOwo0w7nfjcORc7mA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AM8PR04MB7441 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org i.MX8DXL is a device targeting the automotive and industrial market segments. The chip is designed to achieve both high performance and low power consumption. It has a dual (2x) Cortex-A35 processor. This patch adds the imx8dxl soc and EVK board support. Signed-off-by: Shenwei Wang --- arch/arm64/boot/dts/freescale/Makefile | 1 + .../arm64/boot/dts/freescale/imx8-ss-ddr.dtsi | 2 +- .../arm64/boot/dts/freescale/imx8-ss-dma.dtsi | 138 ++++++ .../boot/dts/freescale/imx8-ss-lsio.dtsi | 14 + arch/arm64/boot/dts/freescale/imx8dxl-evk.dts | 463 ++++++++++++++++++ .../boot/dts/freescale/imx8dxl-ss-adma.dtsi | 72 +++ .../boot/dts/freescale/imx8dxl-ss-conn.dtsi | 145 ++++++ .../boot/dts/freescale/imx8dxl-ss-ddr.dtsi | 9 + .../boot/dts/freescale/imx8dxl-ss-lsio.dtsi | 78 +++ arch/arm64/boot/dts/freescale/imx8dxl.dtsi | 238 +++++++++ 10 files changed, 1159 insertions(+), 1 deletion(-) create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-evk.dts create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-ss-adma.dtsi create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-ss-ddr.dtsi create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl-ss-lsio.dtsi create mode 100644 arch/arm64/boot/dts/freescale/imx8dxl.dtsi diff --git a/arch/arm64/boot/dts/freescale/Makefile b/arch/arm64/boot/dts/freescale/Makefile index 8bf7f7ecebaa1..2741205efe84e 100644 --- a/arch/arm64/boot/dts/freescale/Makefile +++ b/arch/arm64/boot/dts/freescale/Makefile @@ -48,6 +48,7 @@ dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-85bb.dtb dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-899b.dtb dtb-$(CONFIG_ARCH_LAYERSCAPE) += fsl-ls1028a-qds-9999.dtb +dtb-$(CONFIG_ARCH_MXC) += imx8dxl-evk.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-beacon-kit.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-data-modul-edm-sbc.dtb dtb-$(CONFIG_ARCH_MXC) += imx8mm-ddr4-evk.dtb diff --git a/arch/arm64/boot/dts/freescale/imx8-ss-ddr.dtsi b/arch/arm64/boot/dts/freescale/imx8-ss-ddr.dtsi index 8b5cad4e27002..7d5183c6c5bef 100644 --- a/arch/arm64/boot/dts/freescale/imx8-ss-ddr.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8-ss-ddr.dtsi @@ -10,7 +10,7 @@ ddr_subsys: bus@5c000000 { #size-cells = <1>; ranges = <0x5c000000 0x0 0x5c000000 0x1000000>; - ddr-pmu@5c020000 { + ddr_pmu0: ddr-pmu@5c020000 { compatible = "fsl,imx8-ddr-pmu"; reg = <0x5c020000 0x10000>; interrupts = ; diff --git a/arch/arm64/boot/dts/freescale/imx8-ss-dma.dtsi b/arch/arm64/boot/dts/freescale/imx8-ss-dma.dtsi index 960a802b8b6ee..3944dfbdb7c9e 100644 --- a/arch/arm64/boot/dts/freescale/imx8-ss-dma.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8-ss-dma.dtsi @@ -60,6 +60,54 @@ lpuart3: serial@5a090000 { status = "disabled"; }; + spi0_lpcg: clock-controller@5a400000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5a400000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_SPI_0 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>; + clock-indices = , ; + clock-output-names = "spi0_lpcg_clk", + "spi0_lpcg_ipg_clk"; + power-domains = <&pd IMX_SC_R_SPI_0>; + }; + + spi1_lpcg: clock-controller@5a410000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5a410000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_SPI_1 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>; + clock-indices = , ; + clock-output-names = "spi1_lpcg_clk", + "spi1_lpcg_ipg_clk"; + power-domains = <&pd IMX_SC_R_SPI_1>; + }; + + spi2_lpcg: clock-controller@5a420000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5a420000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_SPI_2 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>; + clock-indices = , ; + clock-output-names = "spi2_lpcg_clk", + "spi2_lpcg_ipg_clk"; + power-domains = <&pd IMX_SC_R_SPI_2>; + }; + + spi3_lpcg: clock-controller@5a430000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5a430000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_SPI_3 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>; + clock-indices = , ; + clock-output-names = "spi3_lpcg_clk", + "spi3_lpcg_ipg_clk"; + power-domains = <&pd IMX_SC_R_SPI_3>; + }; + uart0_lpcg: clock-controller@5a460000 { compatible = "fsl,imx8qxp-lpcg"; reg = <0x5a460000 0x10000>; @@ -108,6 +156,18 @@ uart3_lpcg: clock-controller@5a490000 { power-domains = <&pd IMX_SC_R_UART_3>; }; + emvsim0_lpcg: clock-controller@5a4d0000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5a4d0000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_EMVSIM_0 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>; + clock-indices = , ; + clock-output-names = "emvsim0_lpcg_clk", + "emvsim0_lpcg_ipg_clk"; + power-domains = <&pd IMX_SC_R_EMVSIM_0>; + }; + i2c0: i2c@5a800000 { reg = <0x5a800000 0x4000>; interrupts = ; @@ -199,4 +259,82 @@ i2c3_lpcg: clock-controller@5ac30000 { "i2c3_lpcg_ipg_clk"; power-domains = <&pd IMX_SC_R_I2C_3>; }; + + lpspi0: spi@5a000000 { + compatible = "fsl,imx7ulp-spi"; + reg = <0x5a000000 0x10000>; + #address-cells = <1>; + #size-cells = <0>; + interrupts = ; + interrupt-parent = <&gic>; + clocks = <&spi0_lpcg IMX_LPCG_CLK_0>, + <&spi0_lpcg IMX_LPCG_CLK_4>; + clock-names = "per", "ipg"; + assigned-clocks = <&clk IMX_SC_R_SPI_0 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <20000000>; + power-domains = <&pd IMX_SC_R_SPI_0>; + status = "disabled"; + }; + + lpspi1: spi@5a010000 { + compatible = "fsl,imx7ulp-spi"; + reg = <0x5a010000 0x10000>; + #address-cells = <1>; + #size-cells = <0>; + interrupts = ; + interrupt-parent = <&gic>; + clocks = <&spi1_lpcg IMX_LPCG_CLK_0>, + <&spi1_lpcg IMX_LPCG_CLK_4>; + clock-names = "per", "ipg"; + assigned-clocks = <&clk IMX_SC_R_SPI_1 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <60000000>; + power-domains = <&pd IMX_SC_R_SPI_1>; + status = "disabled"; + }; + + lpspi2: spi@5a020000 { + compatible = "fsl,imx7ulp-spi"; + reg = <0x5a020000 0x10000>; + #address-cells = <1>; + #size-cells = <0>; + interrupts = ; + interrupt-parent = <&gic>; + clocks = <&spi2_lpcg IMX_LPCG_CLK_0>, + <&spi2_lpcg IMX_LPCG_CLK_4>; + clock-names = "per", "ipg"; + assigned-clocks = <&clk IMX_SC_R_SPI_2 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <60000000>; + power-domains = <&pd IMX_SC_R_SPI_2>; + status = "disabled"; + }; + + lpspi3: spi@5a030000 { + compatible = "fsl,imx7ulp-spi"; + reg = <0x5a030000 0x10000>; + #address-cells = <1>; + #size-cells = <0>; + interrupts = ; + interrupt-parent = <&gic>; + clocks = <&spi3_lpcg IMX_LPCG_CLK_0>, + <&spi3_lpcg IMX_LPCG_CLK_4>; + clock-names = "per", "ipg"; + assigned-clocks = <&clk IMX_SC_R_SPI_3 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <60000000>; + power-domains = <&pd IMX_SC_R_SPI_3>; + status = "disabled"; + }; + + can0_lpcg: clock-controller@5acd0000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5acd0000 0x10000>; + #clock-cells = <1>; + clocks = <&clk IMX_SC_R_CAN_0 IMX_SC_PM_CLK_PER>, + <&dma_ipg_clk>, <&dma_ipg_clk>; + clock-indices = , , + ; + clock-output-names = "can0_lpcg_pe_clk", + "can0_lpcg_ipg_clk", + "can0_lpcg_chi_clk"; + power-domains = <&pd IMX_SC_R_CAN_0>; + }; }; diff --git a/arch/arm64/boot/dts/freescale/imx8-ss-lsio.dtsi b/arch/arm64/boot/dts/freescale/imx8-ss-lsio.dtsi index 6446e6df7a9ac..61c506b0c1456 100644 --- a/arch/arm64/boot/dts/freescale/imx8-ss-lsio.dtsi +++ b/arch/arm64/boot/dts/freescale/imx8-ss-lsio.dtsi @@ -107,6 +107,20 @@ lsio_gpio7: gpio@5d0f0000 { power-domains = <&pd IMX_SC_R_GPIO_7>; }; + flexspi0: spi@5d120000 { + #address-cells = <1>; + #size-cells = <0>; + compatible = "nxp,imx8qxp-fspi"; + reg = <0x5d120000 0x10000>, <0x08000000 0x10000000>; + reg-names = "fspi_base", "fspi_mmap"; + interrupts = ; + clocks = <&clk IMX_SC_R_FSPI_0 IMX_SC_PM_CLK_PER>, + <&clk IMX_SC_R_FSPI_0 IMX_SC_PM_CLK_PER>; + clock-names = "fspi", "fspi_en"; + power-domains = <&pd IMX_SC_R_FSPI_0>; + status = "disabled"; + }; + lsio_mu0: mailbox@5d1b0000 { reg = <0x5d1b0000 0x10000>; interrupts = ; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts b/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts new file mode 100644 index 0000000000000..052a30182eb4e --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-evk.dts @@ -0,0 +1,463 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020 NXP + */ + +/dts-v1/; + +#include "imx8dxl.dtsi" + +/ { + model = "Freescale i.MX8DXL EVK"; + compatible = "fsl,imx8dxl-evk", "fsl,imx8dxl"; + + aliases { + i2c2 = &i2c2; + mmc0 = &usdhc1; + mmc1 = &usdhc2; + serial0 = &lpuart0; + }; + + chosen { + stdout-path = &lpuart0; + }; + + memory@80000000 { + device_type = "memory"; + reg = <0x00000000 0x80000000 0 0x40000000>; + }; + + reserved-memory { + #address-cells = <2>; + #size-cells = <2>; + ranges; + + /* + * Memory reserved for optee usage. Please do not use. + * This will be automatically added to dtb if OP-TEE is installed. + * optee@96000000 { + * reg = <0 0x96000000 0 0x2000000>; + * no-map; + * }; + */ + + /* global autoconfigured region for contiguous allocations */ + linux,cma { + compatible = "shared-dma-pool"; + reusable; + size = <0 0x14000000>; + alloc-ranges = <0 0x98000000 0 0x14000000>; + linux,cma-default; + }; + }; + + mux3_en: regulator-0 { + compatible = "regulator-fixed"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + regulator-name = "mux3_en"; + gpio = <&pca6416_2 8 GPIO_ACTIVE_LOW>; + regulator-always-on; + }; + + reg_fec1_sel: regulator-1 { + compatible = "regulator-fixed"; + regulator-name = "fec1_supply"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&pca6416_1 11 GPIO_ACTIVE_HIGH>; + regulator-always-on; + status = "disabled"; + }; + + reg_fec1_io: regulator-2 { + compatible = "regulator-fixed"; + regulator-name = "fec1_io_supply"; + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + gpio = <&max7322 0 GPIO_ACTIVE_HIGH>; + enable-active-high; + regulator-always-on; + status = "disabled"; + }; + + reg_usdhc2_vmmc: regulator-3 { + compatible = "regulator-fixed"; + regulator-name = "SD1_SPWR"; + regulator-min-microvolt = <3000000>; + regulator-max-microvolt = <3000000>; + gpio = <&lsio_gpio4 30 GPIO_ACTIVE_HIGH>; + enable-active-high; + off-on-delay-us = <3480>; + }; +}; + +&eqos { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_eqos>; + phy-mode = "rgmii-id"; + phy-handle = <ðphy0>; + nvmem-cells = <&fec_mac1>; + nvmem-cell-names = "mac-address"; + snps,reset-gpios = <&pca6416_1 2 GPIO_ACTIVE_LOW>; + snps,reset-delays-us = <10 20 200000>; + status = "okay"; + + mdio { + compatible = "snps,dwmac-mdio"; + #address-cells = <1>; + #size-cells = <0>; + + ethphy0: ethernet-phy@0 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <0>; + eee-broken-1000t; + qca,disable-smarteee; + vddio-supply = <&vddio0>; + + vddio0: vddio-regulator { + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + }; + }; + }; +}; + +/* + * fec1 shares the some PINs with usdhc2. + * by default usdhc2 is enabled in this dts. + * Please disable usdhc2 to enable fec1 + */ +&fec1 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_fec1>; + phy-mode = "rgmii-txid"; + phy-handle = <ðphy1>; + fsl,magic-packet; + rx-internal-delay-ps = <2000>; + nvmem-cells = <&fec_mac0>; + nvmem-cell-names = "mac-address"; + phy-reset-gpios = <&pca6416_1 0 GPIO_ACTIVE_LOW>; + phy-reset-duration = <10>; + phy-reset-post-delay = <150>; + status = "disabled"; + + mdio { + #address-cells = <1>; + #size-cells = <0>; + + ethphy1: ethernet-phy@1 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <1>; + qca,disable-smarteee; + vddio-supply = <&vddio1>; + + vddio1: vddio-regulator { + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + }; + }; + }; +}; + +&flexspi0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_flexspi0>; + nxp,fspi-dll-slvdly = <4>; + status = "okay"; + + mt35xu512aba0: flash@0 { + compatible = "jedec,spi-nor"; + reg = <0>; + #address-cells = <1>; + #size-cells = <1>; + spi-max-frequency = <133000000>; + spi-tx-bus-width = <8>; + spi-rx-bus-width = <8>; + }; +}; + +&i2c2 { + #address-cells = <1>; + #size-cells = <0>; + clock-frequency = <100000>; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_i2c2>; + status = "okay"; + + pca6416_1: gpio@20 { + compatible = "ti,tca6416"; + reg = <0x20>; + gpio-controller; + #gpio-cells = <2>; + }; + + pca6416_2: gpio@21 { + compatible = "ti,tca6416"; + reg = <0x21>; + gpio-controller; + #gpio-cells = <2>; + }; + + pca9548_1: i2c-mux@70 { + compatible = "nxp,pca9548"; + #address-cells = <1>; + #size-cells = <0>; + reg = <0x70>; + + i2c@0 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x0>; + + max7322: gpio@68 { + compatible = "maxim,max7322"; + reg = <0x68>; + gpio-controller; + #gpio-cells = <2>; + status = "disabled"; + }; + }; + + i2c@4 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x4>; + }; + + i2c@5 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x5>; + }; + + i2c@6 { + #address-cells = <1>; + #size-cells = <0>; + reg = <0x6>; + }; + }; +}; + +&lpuart0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_lpuart0>; + status = "okay"; +}; + +&lsio_gpio4 { + status = "okay"; +}; + +&lsio_gpio5 { + status = "okay"; +}; + +&thermal_zones { + pmic-thermal0 { + polling-delay-passive = <250>; + polling-delay = <2000>; + thermal-sensors = <&tsens IMX_SC_R_PMIC_0>; + + trips { + pmic_alert0: trip0 { + temperature = <110000>; + hysteresis = <2000>; + type = "passive"; + }; + pmic_crit0: trip1 { + temperature = <125000>; + hysteresis = <2000>; + type = "critical"; + }; + }; + + cooling-maps { + map0 { + trip = <&pmic_alert0>; + cooling-device = + <&A35_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, + <&A35_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; + }; + }; + }; +}; + +&usdhc1 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_usdhc1>; + bus-width = <8>; + no-sd; + no-sdio; + non-removable; + status = "okay"; +}; + +&usdhc2 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + bus-width = <4>; + vmmc-supply = <®_usdhc2_vmmc>; + cd-gpios = <&lsio_gpio5 1 GPIO_ACTIVE_LOW>; + wp-gpios = <&lsio_gpio5 0 GPIO_ACTIVE_HIGH>; + max-frequency = <100000000>; + status = "okay"; +}; + +&iomuxc { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_hog>; + + pinctrl_hog: hoggrp { + fsl,pins = < + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHB_PAD 0x000514a0 + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_GPIORHK_PAD 0x000014a0 + IMX8DXL_SPI3_CS0_ADMA_ACM_MCLK_OUT1 0x0600004c + IMX8DXL_SNVS_TAMPER_OUT1_LSIO_GPIO2_IO05_IN 0x0600004c + >; + }; + + pinctrl_usbotg1: usbotg1grp { + fsl,pins = < + IMX8DXL_USB_SS3_TC0_CONN_USB_OTG1_PWR 0x00000021 + >; + }; + + pinctrl_usbotg2: usbotg2grp { + fsl,pins = < + IMX8DXL_USB_SS3_TC1_CONN_USB_OTG2_PWR 0x00000021 + >; + }; + + pinctrl_eqos: eqosgrp { + fsl,pins = < + IMX8DXL_ENET0_MDC_CONN_EQOS_MDC 0x06000020 + IMX8DXL_ENET0_MDIO_CONN_EQOS_MDIO 0x06000020 + IMX8DXL_ENET1_RGMII_TX_CTL_CONN_EQOS_RGMII_TX_CTL 0x06000020 + IMX8DXL_ENET1_RGMII_TXC_CONN_EQOS_RGMII_TXC 0x06000020 + IMX8DXL_ENET1_RGMII_TXD0_CONN_EQOS_RGMII_TXD0 0x06000020 + IMX8DXL_ENET1_RGMII_TXD1_CONN_EQOS_RGMII_TXD1 0x06000020 + IMX8DXL_ENET1_RGMII_TXD2_CONN_EQOS_RGMII_TXD2 0x06000020 + IMX8DXL_ENET1_RGMII_TXD3_CONN_EQOS_RGMII_TXD3 0x06000020 + IMX8DXL_ENET1_RGMII_RXC_CONN_EQOS_RGMII_RXC 0x06000020 + IMX8DXL_ENET1_RGMII_RX_CTL_CONN_EQOS_RGMII_RX_CTL 0x06000020 + IMX8DXL_ENET1_RGMII_RXD0_CONN_EQOS_RGMII_RXD0 0x06000020 + IMX8DXL_ENET1_RGMII_RXD1_CONN_EQOS_RGMII_RXD1 0x06000020 + IMX8DXL_ENET1_RGMII_RXD2_CONN_EQOS_RGMII_RXD2 0x06000020 + IMX8DXL_ENET1_RGMII_RXD3_CONN_EQOS_RGMII_RXD3 0x06000020 + >; + }; + + pinctrl_flexspi0: flexspi0grp { + fsl,pins = < + IMX8DXL_QSPI0A_DATA0_LSIO_QSPI0A_DATA0 0x06000021 + IMX8DXL_QSPI0A_DATA1_LSIO_QSPI0A_DATA1 0x06000021 + IMX8DXL_QSPI0A_DATA2_LSIO_QSPI0A_DATA2 0x06000021 + IMX8DXL_QSPI0A_DATA3_LSIO_QSPI0A_DATA3 0x06000021 + IMX8DXL_QSPI0A_DQS_LSIO_QSPI0A_DQS 0x06000021 + IMX8DXL_QSPI0A_SS0_B_LSIO_QSPI0A_SS0_B 0x06000021 + IMX8DXL_QSPI0A_SCLK_LSIO_QSPI0A_SCLK 0x06000021 + IMX8DXL_QSPI0B_SCLK_LSIO_QSPI0B_SCLK 0x06000021 + IMX8DXL_QSPI0B_DATA0_LSIO_QSPI0B_DATA0 0x06000021 + IMX8DXL_QSPI0B_DATA1_LSIO_QSPI0B_DATA1 0x06000021 + IMX8DXL_QSPI0B_DATA2_LSIO_QSPI0B_DATA2 0x06000021 + IMX8DXL_QSPI0B_DATA3_LSIO_QSPI0B_DATA3 0x06000021 + IMX8DXL_QSPI0B_DQS_LSIO_QSPI0B_DQS 0x06000021 + IMX8DXL_QSPI0B_SS0_B_LSIO_QSPI0B_SS0_B 0x06000021 + >; + }; + + pinctrl_fec1: fec1grp { + fsl,pins = < + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB0_PAD 0x000014a0 + IMX8DXL_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB1_PAD 0x000014a0 + IMX8DXL_ENET0_MDC_CONN_ENET0_MDC 0x06000020 + IMX8DXL_ENET0_MDIO_CONN_ENET0_MDIO 0x06000020 + IMX8DXL_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL 0x00000060 + IMX8DXL_ENET0_RGMII_TXC_CONN_ENET0_RGMII_TXC 0x00000060 + IMX8DXL_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0 0x00000060 + IMX8DXL_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1 0x00000060 + IMX8DXL_ENET0_RGMII_TXD2_CONN_ENET0_RGMII_TXD2 0x00000060 + IMX8DXL_ENET0_RGMII_TXD3_CONN_ENET0_RGMII_TXD3 0x00000060 + IMX8DXL_ENET0_RGMII_RXC_CONN_ENET0_RGMII_RXC 0x00000060 + IMX8DXL_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL 0x00000060 + IMX8DXL_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0 0x00000060 + IMX8DXL_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1 0x00000060 + IMX8DXL_ENET0_RGMII_RXD2_CONN_ENET0_RGMII_RXD2 0x00000060 + IMX8DXL_ENET0_RGMII_RXD3_CONN_ENET0_RGMII_RXD3 0x00000060 + >; + }; + + pinctrl_lpspi3: lpspi3grp { + fsl,pins = < + IMX8DXL_SPI3_SCK_ADMA_SPI3_SCK 0x6000040 + IMX8DXL_SPI3_SDO_ADMA_SPI3_SDO 0x6000040 + IMX8DXL_SPI3_SDI_ADMA_SPI3_SDI 0x6000040 + IMX8DXL_SPI3_CS1_ADMA_SPI3_CS1 0x6000040 + >; + }; + + pinctrl_i2c2: i2c2grp { + fsl,pins = < + IMX8DXL_SPI1_SCK_ADMA_I2C2_SDA 0x06000021 + IMX8DXL_SPI1_SDO_ADMA_I2C2_SCL 0x06000021 + >; + }; + + pinctrl_cm40_lpuart: cm40lpuartgrp { + fsl,pins = < + IMX8DXL_ADC_IN2_M40_UART0_RX 0x06000020 + IMX8DXL_ADC_IN3_M40_UART0_TX 0x06000020 + >; + }; + + pinctrl_i2c3: i2c3grp { + fsl,pins = < + IMX8DXL_SPI1_CS0_ADMA_I2C3_SDA 0x06000021 + IMX8DXL_SPI1_SDI_ADMA_I2C3_SCL 0x06000021 + >; + }; + + pinctrl_lpuart0: lpuart0grp { + fsl,pins = < + IMX8DXL_UART0_RX_ADMA_UART0_RX 0x06000020 + IMX8DXL_UART0_TX_ADMA_UART0_TX 0x06000020 + >; + }; + + pinctrl_usdhc1: usdhc1grp { + fsl,pins = < + IMX8DXL_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041 + IMX8DXL_EMMC0_CMD_CONN_EMMC0_CMD 0x00000021 + IMX8DXL_EMMC0_DATA0_CONN_EMMC0_DATA0 0x00000021 + IMX8DXL_EMMC0_DATA1_CONN_EMMC0_DATA1 0x00000021 + IMX8DXL_EMMC0_DATA2_CONN_EMMC0_DATA2 0x00000021 + IMX8DXL_EMMC0_DATA3_CONN_EMMC0_DATA3 0x00000021 + IMX8DXL_EMMC0_DATA4_CONN_EMMC0_DATA4 0x00000021 + IMX8DXL_EMMC0_DATA5_CONN_EMMC0_DATA5 0x00000021 + IMX8DXL_EMMC0_DATA6_CONN_EMMC0_DATA6 0x00000021 + IMX8DXL_EMMC0_DATA7_CONN_EMMC0_DATA7 0x00000021 + IMX8DXL_EMMC0_STROBE_CONN_EMMC0_STROBE 0x00000041 + >; + }; + + pinctrl_usdhc2_gpio: usdhc2gpiogrp { + fsl,pins = < + IMX8DXL_ENET0_RGMII_TX_CTL_LSIO_GPIO4_IO30 0x00000040 /* RESET_B */ + IMX8DXL_ENET0_RGMII_TXD1_LSIO_GPIO5_IO00 0x00000021 /* WP */ + IMX8DXL_ENET0_RGMII_TXD2_LSIO_GPIO5_IO01 0x00000021 /* CD */ + >; + }; + + pinctrl_usdhc2: usdhc2grp { + fsl,pins = < + IMX8DXL_ENET0_RGMII_RXC_CONN_USDHC1_CLK 0x06000041 + IMX8DXL_ENET0_RGMII_RX_CTL_CONN_USDHC1_CMD 0x00000021 + IMX8DXL_ENET0_RGMII_RXD0_CONN_USDHC1_DATA0 0x00000021 + IMX8DXL_ENET0_RGMII_RXD1_CONN_USDHC1_DATA1 0x00000021 + IMX8DXL_ENET0_RGMII_RXD2_CONN_USDHC1_DATA2 0x00000021 + IMX8DXL_ENET0_RGMII_RXD3_CONN_USDHC1_DATA3 0x00000021 + IMX8DXL_ENET0_RGMII_TXD0_CONN_USDHC1_VSELECT 0x00000021 + >; + }; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-ss-adma.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl-ss-adma.dtsi new file mode 100644 index 0000000000000..e26bbbf7f1508 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-ss-adma.dtsi @@ -0,0 +1,72 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020 NXP + */ + +&audio_ipg_clk { + clock-frequency = <160000000>; +}; + +&dma_ipg_clk { + clock-frequency = <160000000>; +}; + +&i2c0 { + compatible = "fsl,imx8dxl-lpi2c", "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c"; + interrupts = ; +}; + +&i2c1 { + compatible = "fsl,imx8dxl-lpi2c", "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c"; + interrupts = ; +}; + +&i2c2 { + compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c"; + interrupts = ; +}; + +&i2c3 { + compatible = "fsl,imx8qxp-lpi2c", "fsl,imx7ulp-lpi2c"; + interrupts = ; +}; + +&lpspi0 { + compatible = "fsl,imx8qxp-spi", "fsl,imx7ulp-spi"; + interrupts = ; +}; + +&lpspi1 { + compatible = "fsl,imx8qxp-spi", "fsl,imx7ulp-spi"; + interrupts = ; +}; + +&lpspi2 { + compatible = "fsl,imx8qxp-spi", "fsl,imx7ulp-spi"; + interrupts = ; +}; + +&lpspi3 { + compatible = "fsl,imx8qxp-spi", "fsl,imx7ulp-spi"; + interrupts = ; +}; + +&lpuart0 { + compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart"; + interrupts = ; +}; + +&lpuart1 { + compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart"; + interrupts = ; +}; + +&lpuart2 { + compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart"; + interrupts = ; +}; + +&lpuart3 { + compatible = "fsl,imx8qxp-lpuart", "fsl,imx7ulp-lpuart"; + interrupts = ; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi new file mode 100644 index 0000000000000..98f666cbe63bf --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-ss-conn.dtsi @@ -0,0 +1,145 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020 NXP + */ + +/delete-node/ &enet1_lpcg; +/delete-node/ &fec2; + +&conn_subsys { + conn_enet0_root_clk: clock-conn-enet0-root { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <250000000>; + clock-output-names = "conn_enet0_root_clk"; + }; + + eqos: ethernet@5b050000 { + compatible = "nxp,imx8dxl-dwmac-eqos", "snps,dwmac-5.10a"; + reg = <0x5b050000 0x10000>; + interrupt-parent = <&gic>; + interrupts = , + ; + interrupt-names = "eth_wake_irq", "macirq"; + clocks = <&eqos_lpcg IMX_LPCG_CLK_4>, + <&eqos_lpcg IMX_LPCG_CLK_6>, + <&eqos_lpcg IMX_LPCG_CLK_0>, + <&eqos_lpcg IMX_LPCG_CLK_5>, + <&eqos_lpcg IMX_LPCG_CLK_2>; + clock-names = "stmmaceth", "pclk", "ptp_ref", "tx", "mem"; + assigned-clocks = <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>; + assigned-clock-rates = <125000000>; + power-domains = <&pd IMX_SC_R_ENET_1>; + clk_csr = <0>; + status = "disabled"; + }; + + usbotg2: usb@5b0e0000 { + compatible = "fsl,imx8dxl-usb", "fsl,imx7ulp-usb"; + reg = <0x5b0e0000 0x200>; + interrupt-parent = <&gic>; + interrupts = ; + fsl,usbphy = <&usbphy2>; + fsl,usbmisc = <&usbmisc2 0>; + /* + * usbotg1 and usbotg2 share one clcok. + * scu firmware disables the access to the clock and keeps + * it always on in case other core (M4) uses one of these. + */ + clocks = <&clk_dummy>; + ahb-burst-config = <0x0>; + tx-burst-size-dword = <0x10>; + rx-burst-size-dword = <0x10>; + #stream-id-cells = <1>; + power-domains = <&pd IMX_SC_R_USB_1>; + status = "disabled"; + + clk_dummy: clock-dummy { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <0>; + clock-output-names = "clk_dummy"; + }; + }; + + usbmisc2: usbmisc@5b0e0200 { + #index-cells = <1>; + compatible = "fsl,imx7ulp-usbmisc"; + reg = <0x5b0e0200 0x200>; + }; + + usbphy2: usbphy@0x5b110000 { + compatible = "fsl,imx8dxl-usbphy", "fsl,imx7ulp-usbphy"; + reg = <0x5b110000 0x1000>; + clocks = <&usb2_2_lpcg IMX_LPCG_CLK_7>; + power-domains = <&pd IMX_SC_R_USB_1_PHY>; + status = "disabled"; + }; + + eqos_lpcg: clock-controller@5b240000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5b240000 0x10000>; + #clock-cells = <1>; + + clocks = <&conn_enet0_root_clk>, + <&conn_axi_clk>, + <&conn_axi_clk>, + <&clk IMX_SC_R_ENET_1 IMX_SC_PM_CLK_PER>, + <&conn_ipg_clk>; + clock-indices = , , + , , + ; + clock-output-names = "eqos_ptp", + "eqos_mem_clk", + "eqos_aclk", + "eqos_clk", + "eqos_csr_clk"; + power-domains = <&pd IMX_SC_R_ENET_1>; + }; + + usb2_2_lpcg: clock-controller@5b280000 { + compatible = "fsl,imx8qxp-lpcg"; + reg = <0x5b280000 0x10000>; + #clock-cells = <1>; + + clock-indices = ; + clocks = <&conn_ipg_clk>; + clock-output-names = "usboh3_2_phy_ipg_clk"; + power-domains = <&pd IMX_SC_R_USB_1_PHY>; + }; + +}; + +&enet0_lpcg { + clocks = <&conn_enet0_root_clk>, + <&conn_enet0_root_clk>, + <&conn_axi_clk>, + <&clk IMX_SC_R_ENET_0 IMX_SC_C_TXCLK>, + <&conn_ipg_clk>, + <&conn_ipg_clk>; +}; + +&fec1 { + compatible = "fsl,imx8qm-fec"; + interrupts = , + , + , + ; + assigned-clocks = <&clk IMX_SC_R_ENET_0 IMX_SC_C_CLKDIV>; + assigned-clock-rates = <125000000>; +}; + +&usdhc1 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; + +&usdhc2 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; + +&usdhc3 { + compatible = "fsl,imx8dxl-usdhc", "fsl,imx8qxp-usdhc"; + interrupts = ; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-ss-ddr.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl-ss-ddr.dtsi new file mode 100644 index 0000000000000..550f513708d85 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-ss-ddr.dtsi @@ -0,0 +1,9 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2020 NXP + */ + +&ddr_pmu0 { + compatible = "fsl,imx8-ddr-pmu"; + interrupts = ; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl-ss-lsio.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl-ss-lsio.dtsi new file mode 100644 index 0000000000000..4aaedb6ce591a --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl-ss-lsio.dtsi @@ -0,0 +1,78 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020 NXP + */ +&flexspi0 { + compatible = "nxp,imx8dxl-fspi"; + interrupts = ; +}; + +&lsio_gpio0 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio1 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio2 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio3 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio4 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio5 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio6 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_gpio7 { + compatible = "fsl,imx8dxl-gpio", "fsl,imx35-gpio"; + interrupts = ; +}; + +&lsio_mu0 { + compatible = "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; + +&lsio_mu1 { + compatible = "fsl,imx8-mu-scu", "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; + +&lsio_mu2 { + compatible = "fsl,imx8-mu-scu", "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; + +&lsio_mu3 { + compatible = "fsl,imx8-mu-scu", "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; + +&lsio_mu4 { + compatible = "fsl,imx8-mu-scu", "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; + +&lsio_mu5 { + compatible = "fsl,imx8qxp-mu", "fsl,imx6sx-mu"; + interrupts = ; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8dxl.dtsi b/arch/arm64/boot/dts/freescale/imx8dxl.dtsi new file mode 100644 index 0000000000000..517036639674c --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8dxl.dtsi @@ -0,0 +1,238 @@ +// SPDX-License-Identifier: GPL-2.0+ +/* + * Copyright 2019~2020 NXP + */ + +#include +#include +#include +#include +#include +#include +#include + +/ { + interrupt-parent = <&gic>; + #address-cells = <2>; + #size-cells = <2>; + + aliases { + ethernet0 = &fec1; + ethernet1 = &eqos; + gpio0 = &lsio_gpio0; + gpio1 = &lsio_gpio1; + gpio2 = &lsio_gpio2; + gpio3 = &lsio_gpio3; + gpio4 = &lsio_gpio4; + gpio5 = &lsio_gpio5; + gpio6 = &lsio_gpio6; + gpio7 = &lsio_gpio7; + mu1 = &lsio_mu1; + }; + + cpus: cpus { + #address-cells = <2>; + #size-cells = <0>; + + /* We have 1 clusters with 2 Cortex-A35 cores */ + A35_0: cpu@0 { + device_type = "cpu"; + compatible = "arm,cortex-a35"; + reg = <0x0 0x0>; + enable-method = "psci"; + next-level-cache = <&A35_L2>; + clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>; + #cooling-cells = <2>; + operating-points-v2 = <&a35_opp_table>; + }; + + A35_1: cpu@1 { + device_type = "cpu"; + compatible = "arm,cortex-a35"; + reg = <0x0 0x1>; + enable-method = "psci"; + next-level-cache = <&A35_L2>; + clocks = <&clk IMX_SC_R_A35 IMX_SC_PM_CLK_CPU>; + #cooling-cells = <2>; + operating-points-v2 = <&a35_opp_table>; + }; + + A35_L2: l2-cache0 { + compatible = "cache"; + }; + }; + + a35_opp_table: opp-table { + compatible = "operating-points-v2"; + opp-shared; + + opp-900000000 { + opp-hz = /bits/ 64 <900000000>; + opp-microvolt = <1000000>; + clock-latency-ns = <150000>; + }; + + opp-1200000000 { + opp-hz = /bits/ 64 <1200000000>; + opp-microvolt = <1100000>; + clock-latency-ns = <150000>; + opp-suspend; + }; + }; + + gic: interrupt-controller@51a00000 { + compatible = "arm,gic-v3"; + reg = <0x0 0x51a00000 0 0x10000>, /* GIC Dist */ + <0x0 0x51b00000 0 0xc0000>; /* GICR (RD_base + SGI_base) */ + #interrupt-cells = <3>; + interrupt-controller; + interrupts = ; + }; + + reserved-memory { + #address-cells = <2>; + #size-cells = <2>; + ranges; + + dsp_reserved: dsp@92400000 { + reg = <0 0x92400000 0 0x2000000>; + no-map; + }; + }; + + pmu { + compatible = "arm,armv8-pmuv3"; + interrupts = ; + }; + + psci { + compatible = "arm,psci-1.0"; + method = "smc"; + }; + + scu { + compatible = "fsl,imx-scu"; + mbox-names = "tx0", + "rx0", + "gip3"; + mboxes = <&lsio_mu1 0 0 + &lsio_mu1 1 0 + &lsio_mu1 3 3>; + + pd: power-controller { + compatible = "fsl,scu-pd"; + #power-domain-cells = <1>; + wakeup-irq = <160 163 235 236 237 228 229 230 231 238 + 239 240 166 169>; + }; + + clk: clock-controller { + compatible = "fsl,imx8dxl-clk", "fsl,scu-clk"; + #clock-cells = <2>; + clocks = <&xtal32k &xtal24m>; + clock-names = "xtal_32KHz", "xtal_24Mhz"; + }; + + iomuxc: pinctrl { + compatible = "fsl,imx8dxl-iomuxc"; + }; + + ocotp: ocotp { + compatible = "fsl,imx8qxp-scu-ocotp"; + #address-cells = <1>; + #size-cells = <1>; + + fec_mac0: mac@2c4 { + reg = <0x2c4 6>; + }; + + fec_mac1: mac@2c6 { + reg = <0x2c6 6>; + }; + }; + + rtc: rtc { + compatible = "fsl,imx8qxp-sc-rtc"; + }; + + sc_pwrkey: keys { + compatible = "fsl,imx8qxp-sc-key", "fsl,imx-sc-key"; + linux,keycode = ; + wakeup-source; + }; + + watchdog { + compatible = "fsl,imx-sc-wdt"; + timeout-sec = <60>; + }; + + tsens: thermal-sensor { + compatible = "fsl,imx-sc-thermal"; + #thermal-sensor-cells = <1>; + }; + }; + + timer { + compatible = "arm,armv8-timer"; + interrupts = , /* Physical Secure */ + , /* Physical Non-Secure */ + , /* Virtual */ + ; /* Hypervisor */ + }; + + thermal_zones: thermal-zones { + cpu-thermal0 { + polling-delay-passive = <250>; + polling-delay = <2000>; + thermal-sensors = <&tsens IMX_SC_R_SYSTEM>; + + trips { + cpu_alert0: trip0 { + temperature = <107000>; + hysteresis = <2000>; + type = "passive"; + }; + cpu_crit0: trip1 { + temperature = <127000>; + hysteresis = <2000>; + type = "critical"; + }; + }; + + cooling-maps { + map0 { + trip = <&cpu_alert0>; + cooling-device = + <&A35_0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, + <&A35_1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; + }; + }; + }; + }; + + /* The two values below cannot be changed by the board */ + xtal32k: clock-xtal32k { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <32768>; + clock-output-names = "xtal_32KHz"; + }; + + xtal24m: clock-xtal24m { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <24000000>; + clock-output-names = "xtal_24MHz"; + }; + + /* sorted in register address */ + #include "imx8-ss-adma.dtsi" + #include "imx8-ss-conn.dtsi" + #include "imx8-ss-ddr.dtsi" + #include "imx8-ss-lsio.dtsi" +}; + +#include "imx8dxl-ss-adma.dtsi" +#include "imx8dxl-ss-conn.dtsi" +#include "imx8dxl-ss-lsio.dtsi" +#include "imx8dxl-ss-ddr.dtsi"