From patchwork Tue Feb 27 12:58:35 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Jassi Brar X-Patchwork-Id: 129778 Delivered-To: patch@linaro.org Received: by 10.46.66.2 with SMTP id p2csp1361780lja; Tue, 27 Feb 2018 04:58:46 -0800 (PST) X-Google-Smtp-Source: AH8x225AtxmLRVnEnkEAxjuTj1oeYPhjFIdTASehDiUIiLmgCt1fEYdbiUDeZCP3nBgp1zHghtiA X-Received: by 10.99.191.15 with SMTP id v15mr11449519pgf.216.1519736326053; Tue, 27 Feb 2018 04:58:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519736326; cv=none; d=google.com; s=arc-20160816; b=GV4AjJT5G42WGCcpyn/8bOUem6fA7YZKBcpPmgCwC7Axs3JBI+oYfS5tpsBzg+lmGV 2lYqRQiCnep40YU2kcIGZgeiroFLLWodX8bgJAtnrO7H2ZqNwU1mBVixr3r9G9P10hLd 66vx7yZQ0ddJqR7heSjB7DR5Dz4wETYrmTdkkuu0B+Ylm9XQlf8S6nYgGSwuf7NO00pE 6orkQRqabCQBrvtM87e52xINJDDBeiwl7basJ0ogQPFj4xbErApJ0r/zLjxbG7v66wGh ApG2gjT/eTULgv1/xKfV8ZfPg2mfCL+Hcpzba7oeOTtM95FxRIdqhA9dKUPscjnJnop3 vtiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=pICsGSSU9LFP+O/qziTsR2vio0Rl3YvWq6TqyaiqGTM=; b=q1dRO8wNLlGKuz1PgKfwzoLnZtvdyi4atBylojrHT38+1qftMWLkujSvm/AyXXiImQ 35P11doRm662ApJrHDHeVEW+CadM6m1JDwXCkypCpOMPmIh2lFLeKD6Mq3xs53K+c0/B jS6dUqYFJLhfN9BT4CRLuGKTZ6Ld1FQOByl1ycrUXCyxXiTY5D25h/Qnp+rDtqLT7zcc 64vdxR7JWmbkL+ZINp9xaGUQ1wjBoCu8LQMEFh3zJFsPl7Ag8VCG0YF5sGzDmqA8tBQW I+3mN1ISDWw85xrerGH2YBFJuN5AY2g67U3N4TQD7Bbw84VC3sEdyKPj67P45Rvodo/5 2k5w== ARC-Authentication-Results: i=1; mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=WQP8ZLCS; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 33-v6si8562534plo.650.2018.02.27.04.58.45; Tue, 27 Feb 2018 04:58:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=WQP8ZLCS; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752233AbeB0M6p (ORCPT + 1 other); Tue, 27 Feb 2018 07:58:45 -0500 Received: from mail-pf0-f196.google.com ([209.85.192.196]:44834 "EHLO mail-pf0-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752107AbeB0M6o (ORCPT ); Tue, 27 Feb 2018 07:58:44 -0500 Received: by mail-pf0-f196.google.com with SMTP id 17so7895478pfw.11; Tue, 27 Feb 2018 04:58:44 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=aPks6zFEgVCMJqjAmEhhlSEyiA/KR8W35jhnM0JLbQ8=; b=WQP8ZLCSjVrOyeqFSMDaDt8CoiGtwQVQ6xvPUEWBSmY/M8kBK8HCIiLBbEWTXF90a7 2iUJG+nWkCvUC3R3Fxv5vQNkRy/5Bhz+lOmvU6zjEas7er+n07KI7Pv1vEQomDV3LKLw R/p1YzcXCsotfMG0xYvyRHSgmXeqkfDpL8zvfiiNP+yNtuPqpxCxENmjk+xZbMYbVoSs CxmTBimy2bDsMOlln/maJPM44mMrIB9sOduI+ieeBMULNVakKxt1L3T5LtKlnjqpTx9Y ACN9/7iHszZ7p8CVJWx3MbczweZ4wNGY5hQ1m1lY7aPiHNkZDuD/PX69KaZ7BoXmKnRo x7uA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=aPks6zFEgVCMJqjAmEhhlSEyiA/KR8W35jhnM0JLbQ8=; b=hTJUXVv2v+9+DZUFhfUqH1CLXIEvZrimBGwku4tSsPzEDy08W1mlIQfxVl71P/NaVt g2z7+7wwZM+2nDXGDJqFvnRaKFJpyURTcQ3hB5S0QauWhYN66xmTGeu3omIqGoKjQ6ZF Bh1zidU6au778uE/Gpvz/lWfoEfOwXNiPYan7ys8E6qRM9Jd3qX2dJQj4jG05b2q9iLh LYW58x+h16xhx51nGVy2Wmy+zimwevRbpx7BYfzhrefyi9KtSxlrmAzj28FphgXvowUm 8yvQ1beXdypPjATsNv2NEPyX2W5w2X6sYHtjDDw572rg7YGFMgvQrJOATgOlce+usgTF RREw== X-Gm-Message-State: APf1xPCAhCUp8LtkBDJWTj++b9pHl5ZTQoSg3zfmswZlCWfxNUZQfQUd cLzndkmhkN9qOk1/Y5rdfG6HWnsr X-Received: by 10.98.139.145 with SMTP id e17mr14002336pfl.53.1519736323641; Tue, 27 Feb 2018 04:58:43 -0800 (PST) Received: from localhost.localdomain ([27.255.219.124]) by smtp.gmail.com with ESMTPSA id g77sm25445743pfk.135.2018.02.27.04.58.39 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Tue, 27 Feb 2018 04:58:42 -0800 (PST) From: jassisinghbrar@gmail.com To: linux-spi@vger.kernel.org, devicetree@vger.kernel.org Cc: tpiepho@impinj.com, broonie@kernel.org, ard.biesheuvel@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, masami.hiramatsu@linaro.org, Jassi Brar Subject: [PATCHv4 1/3] dt-bindings: spi: Add DT bindings for Synquacer Date: Tue, 27 Feb 2018 18:28:35 +0530 Message-Id: <1519736315-3931-1-git-send-email-jassisinghbrar@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> References: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> Sender: linux-spi-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org From: Jassi Brar This patch adds documentation for Device-Tree bindings for the Socionext Synquacer spi driver. Signed-off-by: Jassi Brar Reviewed-by: Rob Herring --- .../devicetree/bindings/spi/spi-synquacer.txt | 23 ++++++++++++++++++++++ 1 file changed, 23 insertions(+) create mode 100644 Documentation/devicetree/bindings/spi/spi-synquacer.txt -- 2.7.4 -- To unsubscribe from this list: send the line "unsubscribe linux-spi" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html diff --git a/Documentation/devicetree/bindings/spi/spi-synquacer.txt b/Documentation/devicetree/bindings/spi/spi-synquacer.txt new file mode 100644 index 0000000..d945a4a --- /dev/null +++ b/Documentation/devicetree/bindings/spi/spi-synquacer.txt @@ -0,0 +1,23 @@ +* Socionext Synquacer HS-SPI bindings + +Required Properties: +- compatible: should be "socionext,synquacer-spi" +- reg: physical base address of the controller and length of memory mapped + region. +- clocks: core clock iHCLK. Optional rate clock iPCLK (default is iHCLK) +- clock-names: Shall be "iHCLK" and "iPCLK" respectively + +Optional Properties: +- socionext,use-rtm: boolean, if required to use "retimed clock" for RX +- socionext,set-aces: boolean, if same active clock edges field to be set. + +Example: + + spi0: spi@ff110000 { + compatible = "socionext,synquacer-spi"; + reg = <0xff110000 0x1000>; + clocks = <&clk_fip006_spi>; + clock-names = "iHCLK"; + socionext,use-rtm; + socionext,set-aces; + }; From patchwork Tue Feb 27 12:58:50 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Jassi Brar X-Patchwork-Id: 129779 Delivered-To: patch@linaro.org Received: by 10.46.66.2 with SMTP id p2csp1361993lja; Tue, 27 Feb 2018 04:59:01 -0800 (PST) X-Google-Smtp-Source: AH8x2240ex7y+sgYfofKJxdVwL1rAVYtQnFPpQDVozfuH8GTdkIFP6SDtZmomGs8jDnHGQeUi0ex X-Received: by 2002:a17:902:a985:: with SMTP id bh5-v6mr13995991plb.230.1519736341726; Tue, 27 Feb 2018 04:59:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519736341; cv=none; d=google.com; s=arc-20160816; b=TcxKeoFppiX0AlYZqF2CWy0yoU96kcvEiRq/bIFsz+ctUQY78wkOz3EAinzukAkx57 PiTbqGgjmyDJcXBMcdfr+e6sbYmhDl/0sesHJLeK9yiLxcYwf/RcfFUdqy3vwY/nClsR Ize5N8tUH+tGmqYO/Fe8hCkdE0+jo6zeYftt/Lsil1Gp7IX/Qo03Abwi2sroMZYWVcSW 4+Y+FKow9N7MuSvM7Bub4QRQXwJ5yEeIgFm7w5lizfITTJp0YftSwzlwb+PaS9cA10/a DMpEEi9pcn8bDqpeuH8qTQmtuBhh5rWWejFcnlCJksGM2xGHknd2skXhGbXVIFbqYWwG akYg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=EZ84AK2hqINvtYSfcBr6+OMsJ81JjyFU6trNjZKMQDw=; b=TpHDNpuoXbERGo+RtLnDz99UTjKXtY8i8gJJ8nfMHSqEkdZ/i726ew61sf8KsBnhjR 9I4NWU92C2HBT+UL+pxX8tgv1qgh5QJ/pn0LFmrCaOcyfXgDQmucNEmajfyvARrTjsbd C66t7S9FEs9Ul98gZzj+dcquAenGi73eD9YnvHGtYg53fJE8g6EPyRFG2S1CZ+YUxG9n pY+KjhqiX0kvkM6ZqKPePsqJq/RzsYDJEf8r9cZp7ETUyexnc75jfsRACmdn9KD2oIvy IR1NrvCfxZczHBajE0DkEoi725jNEefIUliaSjeGjg6jE4s/+MlAHan9/UpSI1JWVHbt acng== ARC-Authentication-Results: i=1; mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=vOx0tvoJ; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 33-v6si8562534plo.650.2018.02.27.04.59.01; Tue, 27 Feb 2018 04:59:01 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=vOx0tvoJ; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752621AbeB0M7B (ORCPT + 1 other); Tue, 27 Feb 2018 07:59:01 -0500 Received: from mail-pf0-f194.google.com ([209.85.192.194]:38478 "EHLO mail-pf0-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752107AbeB0M67 (ORCPT ); Tue, 27 Feb 2018 07:58:59 -0500 Received: by mail-pf0-f194.google.com with SMTP id d26so7902806pfn.5; Tue, 27 Feb 2018 04:58:59 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=uWsen/6FioEyHYFIdRi3IJmHAAd8cw36hzCCPfuVwfA=; b=vOx0tvoJeEj3dZg5HRxY8n8rrKsUmU+QY6/cqvvqoqJMhaQBc7GKb+Pjcu+QA6kZ0x x7FWmmE3gQcJE+m77cNzz2vHRlGNGx0bBBF0N/tvJngrZrWlcTKUv+6ZIqfrYkeRNlTI HxYaINcZjjG0ElbPbCH4uuIA9zbnu0lmCMu1D5WtBQnsf3m/S94LWKq5LjMooTjTKBYb PC0dcz4Flv4eCJerd1+NtqS0m9XdWM/CjzTxEW/GX16U4EsxJdkrSZnZjLm1wrLpFiA1 K9ReYD1N1B3ilkj+XN73O9vT0jogQB1IxX7gRSZFezszu5SuBl3Lc8LIi+YfFNvGwXIL vDEw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=uWsen/6FioEyHYFIdRi3IJmHAAd8cw36hzCCPfuVwfA=; b=hseT8ev1eDZpolIY290Op0Q4R81lSdIZl3oIQ2OwwzMvIi7w/m9Zbf3XkwKWU8uBfk aEyNr36ipmV4dNAVU1koWj4MPM0ZmmteRNZN2UEep7I3WddK0CBeP0w72sWd60JSEAW/ yUEpLhyB7S+oID0n5XvPIBKdA3tpDPxj65X5oUWRjlPIF40j/4hl4EKBVQyhLDb3HDPp 50LF4zY20qUDDOEGa2gh+mB9y61Qv44RFlZD832bbQiHeRV2EVy79Aga0LjP9nN5OLNQ 43aZ7qQw548bgZlGRymdrBLStVy5tbluQlRZ/DvOzZcL2ylwEgADrXkjdKclSwvgLgFA LHrA== X-Gm-Message-State: APf1xPDvNZqJ8PEN5jj7UMEeOV1w8OXyBg/Yfl1tp1R5dJCjTT58StxO GhSPG0GDM5LFQxKm2IzmLyOmHFE0 X-Received: by 10.99.119.5 with SMTP id s5mr11011343pgc.71.1519736338566; Tue, 27 Feb 2018 04:58:58 -0800 (PST) Received: from localhost.localdomain ([27.255.219.124]) by smtp.gmail.com with ESMTPSA id v1sm23522442pfg.33.2018.02.27.04.58.54 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Tue, 27 Feb 2018 04:58:57 -0800 (PST) From: jassisinghbrar@gmail.com To: linux-spi@vger.kernel.org, devicetree@vger.kernel.org Cc: tpiepho@impinj.com, broonie@kernel.org, ard.biesheuvel@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, masami.hiramatsu@linaro.org, Jassi Brar Subject: [PATCHv4 2/3] spi: Add spi driver for Socionext Synquacer platform Date: Tue, 27 Feb 2018 18:28:50 +0530 Message-Id: <1519736330-3985-1-git-send-email-jassisinghbrar@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> References: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> Sender: linux-spi-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org From: Jassi Brar This patch adds support for controller found on synquacer platforms. Signed-off-by: Jassi Brar --- drivers/spi/Kconfig | 11 + drivers/spi/Makefile | 1 + drivers/spi/spi-synquacer.c | 663 ++++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 675 insertions(+) create mode 100644 drivers/spi/spi-synquacer.c -- 2.7.4 -- To unsubscribe from this list: send the line "unsubscribe linux-spi" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html diff --git a/drivers/spi/Kconfig b/drivers/spi/Kconfig index 6037839..9e04bbe 100644 --- a/drivers/spi/Kconfig +++ b/drivers/spi/Kconfig @@ -659,6 +659,17 @@ config SPI_SUN6I help This enables using the SPI controller on the Allwinner A31 SoCs. +config SPI_SYNQUACER + tristate "Socionext's Synquacer HighSpeed SPI controller" + depends on ARCH_SYNQUACER || COMPILE_TEST + select SPI_BITBANG + help + SPI driver for Socionext's High speed SPI controller which provides + various operating modes for interfacing to serial peripheral devices + that use the de-facto standard SPI protocol. + + It also supports the new dual-bit and quad-bit SPI protocol. + config SPI_MXS tristate "Freescale MXS SPI controller" depends on ARCH_MXS diff --git a/drivers/spi/Makefile b/drivers/spi/Makefile index 34c5f28..7c222f2 100644 --- a/drivers/spi/Makefile +++ b/drivers/spi/Makefile @@ -96,6 +96,7 @@ obj-$(CONFIG_SPI_STM32) += spi-stm32.o obj-$(CONFIG_SPI_ST_SSC4) += spi-st-ssc4.o obj-$(CONFIG_SPI_SUN4I) += spi-sun4i.o obj-$(CONFIG_SPI_SUN6I) += spi-sun6i.o +obj-$(CONFIG_SPI_SYNQUACER) += spi-synquacer.o obj-$(CONFIG_SPI_TEGRA114) += spi-tegra114.o obj-$(CONFIG_SPI_TEGRA20_SFLASH) += spi-tegra20-sflash.o obj-$(CONFIG_SPI_TEGRA20_SLINK) += spi-tegra20-slink.o diff --git a/drivers/spi/spi-synquacer.c b/drivers/spi/spi-synquacer.c new file mode 100644 index 0000000..45c6c6c --- /dev/null +++ b/drivers/spi/spi-synquacer.c @@ -0,0 +1,663 @@ +// SPDX-License-Identifier: GPL-2.0 +// +// Synquacer HSSPI controller driver +// +// Copyright (c) 2015-2018 Socionext Inc. +// Copyright (c) 2018 Linaro Ltd. +// + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define MCTRL 0x0 +#define MEN BIT(0) +#define CSEN BIT(1) +#define BPCLK BIT(3) +#define MES BIT(4) +#define SYNCON BIT(5) + +#define PCC0 0x4 +#define PCC(n) (PCC0 + (n) * 4) +#define RTM BIT(3) +#define ACES BIT(2) +#define SAFESYNC BIT(16) +#define CPHA BIT(0) +#define CPOL BIT(1) +#define SSPOL BIT(4) +#define SDIR BIT(7) +#define SS2CD 5 +#define SENDIAN BIT(8) +#define CDRS_SHIFT 9 +#define CDRS_MASK 0x7f + +#define TXF 0x14 +#define TXE 0x18 +#define TXC 0x1c +#define RXF 0x20 +#define RXE 0x24 +#define RXC 0x28 + +#define FAULTF 0x2c +#define FAULTC 0x30 + +#define DMCFG 0x34 +#define SSDC BIT(1) +#define MSTARTEN BIT(2) + +#define DMSTART 0x38 +#define TRIGGER BIT(0) +#define DMSTOP BIT(8) +#define CS_MASK 3 +#define CS_SHIFT 16 +#define DATA_TXRX 0 +#define DATA_RX 1 +#define DATA_TX 2 +#define DATA_MASK 3 +#define DATA_SHIFT 26 +#define BUS_WIDTH 24 + +#define DMBCC 0x3c +#define DMSTATUS 0x40 +#define RX_DATA_MASK 0x1f +#define RX_DATA_SHIFT 8 +#define TX_DATA_MASK 0x1f +#define TX_DATA_SHIFT 16 + +#define TXBITCNT 0x44 + +#define FIFOCFG 0x4c +#define BPW_MASK 0x3 +#define BPW_SHIFT 8 +#define RX_FLUSH BIT(11) +#define TX_FLUSH BIT(12) +#define RX_TRSHLD_MASK 0xf +#define RX_TRSHLD_SHIFT 0 +#define TX_TRSHLD_MASK 0xf +#define TX_TRSHLD_SHIFT 4 + +#define TXFIFO 0x50 +#define RXFIFO 0x90 +#define MID 0xfc + +#define FIFO_DEPTH 16 +#define TX_TRSHLD 4 +#define RX_TRSHLD (FIFO_DEPTH - TX_TRSHLD) + +#define TXBIT BIT(1) +#define RXBIT BIT(2) + +#define IHCLK 0 +#define IPCLK 1 + +struct synquacer_spi { + struct device *dev; + struct spi_master *master; + + unsigned int cs; + unsigned int bpw; + unsigned int mode; + unsigned int speed; + bool aces, rtm; + void *rx_buf; + const void *tx_buf; + struct clk *clk[2]; + void __iomem *regs; + unsigned int tx_words, rx_words; + unsigned int bus_width; +}; + +static void read_fifo(struct synquacer_spi *sspi) +{ + u32 len = readl_relaxed(sspi->regs + DMSTATUS); + int i; + + len = (len >> RX_DATA_SHIFT) & RX_DATA_MASK; + len = min_t(unsigned int, len, sspi->rx_words); + + switch (sspi->bpw) { + case 8: + { + u8 *buf = sspi->rx_buf; + + for (i = 0; i < len; i++) + *buf++ = readb_relaxed(sspi->regs + RXFIFO); + sspi->rx_buf = buf; + break; + } + case 16: + { + u16 *buf = sspi->rx_buf; + + for (i = 0; i < len; i++) + *buf++ = readw_relaxed(sspi->regs + RXFIFO); + sspi->rx_buf = buf; + break; + } + default: + { + u32 *buf = sspi->rx_buf; + + for (i = 0; i < len; i++) + *buf++ = readl_relaxed(sspi->regs + RXFIFO); + sspi->rx_buf = buf; + break; + } + } + + sspi->rx_words -= len; +} + +static void write_fifo(struct synquacer_spi *sspi) +{ + u32 len = readl_relaxed(sspi->regs + DMSTATUS); + int i; + + len = (len >> TX_DATA_SHIFT) & TX_DATA_MASK; + len = min_t(unsigned int, FIFO_DEPTH - len, sspi->tx_words); + + switch (sspi->bpw) { + case 8: + { + const u8 *buf = sspi->tx_buf; + + for (i = 0; i < len; i++) + writeb_relaxed(*buf++, sspi->regs + TXFIFO); + sspi->tx_buf = buf; + break; + } + case 16: + { + const u16 *buf = sspi->tx_buf; + + for (i = 0; i < len; i++) + writew_relaxed(*buf++, sspi->regs + TXFIFO); + sspi->tx_buf = buf; + break; + } + default: + { + const u32 *buf = sspi->tx_buf; + + for (i = 0; i < len; i++) + writel_relaxed(*buf++, sspi->regs + TXFIFO); + sspi->tx_buf = buf; + break; + } + } + sspi->tx_words -= len; +} + +static int synquacer_spi_config(struct spi_master *master, + struct spi_device *spi, + struct spi_transfer *xfer) +{ + struct synquacer_spi *sspi = spi_master_get_devdata(master); + unsigned int speed, mode, bpw, cs, bus_width; + unsigned long rate; + u32 val, div; + + /* Full Duplex only on 1bit wide bus */ + if (xfer->rx_buf && xfer->tx_buf && + (xfer->rx_nbits != 1 || xfer->tx_nbits != 1)) { + dev_err(sspi->dev, + "RX and TX bus widths must match for Full-Duplex!\n"); + return -EINVAL; + } + + if (xfer->tx_buf) + bus_width = xfer->tx_nbits; + else + bus_width = xfer->rx_nbits; + + mode = spi->mode; + cs = spi->chip_select; + speed = xfer->speed_hz; + bpw = xfer->bits_per_word; + + /* return if nothing to change */ + if (speed == sspi->speed && + bus_width == sspi->bus_width && bpw == sspi->bpw && + mode == sspi->mode && cs == sspi->cs) { + return 0; + } + + rate = master->max_speed_hz; + + div = DIV_ROUND_UP(rate, speed); + if (div > 254) { + dev_err(sspi->dev, "Requested rate too low (%u)\n", + sspi->speed); + return -EINVAL; + } + + val = readl_relaxed(sspi->regs + PCC(cs)); + val &= ~SAFESYNC; + if (bpw == 8 && (mode & (SPI_TX_DUAL | SPI_RX_DUAL)) && div < 3) + val |= SAFESYNC; + if (bpw == 8 && (mode & (SPI_TX_QUAD | SPI_RX_QUAD)) && div < 6) + val |= SAFESYNC; + if (bpw == 16 && (mode & (SPI_TX_QUAD | SPI_RX_QUAD)) && div < 3) + val |= SAFESYNC; + + if (mode & SPI_CPHA) + val |= CPHA; + else + val &= ~CPHA; + + if (mode & SPI_CPOL) + val |= CPOL; + else + val &= ~CPOL; + + if (mode & SPI_CS_HIGH) + val |= SSPOL; + else + val &= ~SSPOL; + + if (mode & SPI_LSB_FIRST) + val |= SDIR; + else + val &= ~SDIR; + + if (sspi->aces) + val |= ACES; + else + val &= ~ACES; + + if (sspi->rtm) + val |= RTM; + else + val &= ~RTM; + + val |= (3 << SS2CD); + val |= SENDIAN; + + val &= ~(CDRS_MASK << CDRS_SHIFT); + val |= ((div >> 1) << CDRS_SHIFT); + + writel_relaxed(val, sspi->regs + PCC(cs)); + + val = readl_relaxed(sspi->regs + FIFOCFG); + val &= ~(BPW_MASK << BPW_SHIFT); + val |= ((bpw / 8 - 1) << BPW_SHIFT); + writel_relaxed(val, sspi->regs + FIFOCFG); + + val = readl_relaxed(sspi->regs + DMSTART); + val &= ~(DATA_MASK << DATA_SHIFT); + + if (xfer->tx_buf && xfer->rx_buf) + val |= (DATA_TXRX << DATA_SHIFT); + else if (xfer->rx_buf) + val |= (DATA_RX << DATA_SHIFT); + else + val |= (DATA_TX << DATA_SHIFT); + + val &= ~(3 << BUS_WIDTH); + val |= ((bus_width >> 1) << BUS_WIDTH); + writel_relaxed(val, sspi->regs + DMSTART); + + sspi->bpw = bpw; + sspi->mode = mode; + sspi->speed = speed; + sspi->cs = spi->chip_select; + sspi->bus_width = bus_width; + + return 0; +} + +static int synquacer_spi_transfer_one(struct spi_master *master, + struct spi_device *spi, + struct spi_transfer *xfer) +{ + struct synquacer_spi *sspi = spi_master_get_devdata(master); + int ret, words, busy = 0; + unsigned long bpw; + u32 val; + + val = readl_relaxed(sspi->regs + FIFOCFG); + val |= RX_FLUSH; + val |= TX_FLUSH; + writel_relaxed(val, sspi->regs + FIFOCFG); + + /* See if we can transfer 4-bytes as 1 word even if not asked */ + bpw = xfer->bits_per_word; + if (bpw == 8 && !(xfer->len % 4) && !(spi->mode & SPI_LSB_FIRST)) + xfer->bits_per_word = 32; + + ret = synquacer_spi_config(master, spi, xfer); + + /* restore */ + xfer->bits_per_word = bpw; + + if (ret) + return ret; + + sspi->tx_buf = xfer->tx_buf; + sspi->rx_buf = xfer->rx_buf; + + switch (sspi->bpw) { + case 8: + words = xfer->len; + break; + case 16: + words = xfer->len / 2; + break; + default: + words = xfer->len / 4; + break; + } + + if (xfer->tx_buf) { + busy |= TXBIT; + sspi->tx_words = words; + } else { + sspi->tx_words = 0; + } + + if (xfer->rx_buf) { + busy |= RXBIT; + sspi->rx_words = words; + } else { + sspi->rx_words = 0; + } + + if (xfer->tx_buf) + write_fifo(sspi); + + if (xfer->rx_buf) { + val = readl_relaxed(sspi->regs + FIFOCFG); + val &= ~(RX_TRSHLD_MASK << RX_TRSHLD_SHIFT); + val |= ((sspi->rx_words > FIFO_DEPTH ? + RX_TRSHLD : sspi->rx_words) << RX_TRSHLD_SHIFT); + writel_relaxed(val, sspi->regs + FIFOCFG); + } + + writel_relaxed(~0, sspi->regs + TXC); + writel_relaxed(~0, sspi->regs + RXC); + + /* Trigger */ + val = readl_relaxed(sspi->regs + DMSTART); + val |= TRIGGER; + writel_relaxed(val, sspi->regs + DMSTART); + + while (busy & (RXBIT | TXBIT)) { + if (sspi->rx_words) + read_fifo(sspi); + else + busy &= ~RXBIT; + + if (sspi->tx_words) { + write_fifo(sspi); + } else { + u32 len; + + do { /* wait for shifter to empty out */ + cpu_relax(); + len = readl_relaxed(sspi->regs + DMSTATUS); + len = (len >> TX_DATA_SHIFT) & TX_DATA_MASK; + } while (xfer->tx_buf && len); + busy &= ~TXBIT; + } + } + + return 0; +} + +static void synquacer_spi_set_cs(struct spi_device *spi, bool enable) +{ + struct synquacer_spi *sspi = spi_master_get_devdata(spi->master); + u32 val; + + val = readl_relaxed(sspi->regs + DMSTART); + val &= ~(CS_MASK << CS_SHIFT); + val |= spi->chip_select << CS_SHIFT; + + if (!enable) { + writel_relaxed(val, sspi->regs + DMSTART); + + val = readl_relaxed(sspi->regs + DMSTART); + val &= ~DMSTOP; + writel_relaxed(val, sspi->regs + DMSTART); + } else { + val |= DMSTOP; + writel_relaxed(val, sspi->regs + DMSTART); + + if (sspi->rx_buf) { + u32 buf[16]; + + sspi->rx_buf = buf; + sspi->rx_words = 16; + read_fifo(sspi); + } + } +} + +static int synquacer_spi_enable(struct spi_master *master) +{ + struct synquacer_spi *sspi = spi_master_get_devdata(master); + u32 val; + + /* Disable module */ + writel_relaxed(0, sspi->regs + MCTRL); + val = 0xfffff; + while (--val && (readl_relaxed(sspi->regs + MCTRL) & MES)) + cpu_relax(); + if (!val) + return -EBUSY; + + writel_relaxed(0, sspi->regs + TXE); + writel_relaxed(0, sspi->regs + RXE); + val = readl_relaxed(sspi->regs + TXF); + writel_relaxed(val, sspi->regs + TXC); + val = readl_relaxed(sspi->regs + RXF); + writel_relaxed(val, sspi->regs + RXC); + val = readl_relaxed(sspi->regs + FAULTF); + writel_relaxed(val, sspi->regs + FAULTC); + + val = readl_relaxed(sspi->regs + DMCFG); + val &= ~SSDC; + val &= ~MSTARTEN; + writel_relaxed(val, sspi->regs + DMCFG); + + val = readl_relaxed(sspi->regs + MCTRL); + if (sspi->clk[IPCLK]) + val |= BPCLK; + else + val &= ~BPCLK; + + val &= ~CSEN; + val |= MEN; + val |= SYNCON; + writel_relaxed(val, sspi->regs + MCTRL); + + return 0; +} + +static int synquacer_spi_probe(struct platform_device *pdev) +{ + struct device_node *np = pdev->dev.of_node; + struct spi_master *master; + struct synquacer_spi *sspi; + struct resource *res; + int ret; + + master = spi_alloc_master(&pdev->dev, sizeof(*sspi)); + if (!master) + return -ENOMEM; + platform_set_drvdata(pdev, master); + + sspi = spi_master_get_devdata(master); + sspi->dev = &pdev->dev; + sspi->master = master; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + sspi->regs = devm_ioremap_resource(sspi->dev, res); + if (IS_ERR(sspi->regs)) { + ret = PTR_ERR(sspi->regs); + goto put_spi; + } + + sspi->clk[IHCLK] = devm_clk_get(sspi->dev, "iHCLK"); + if (IS_ERR(sspi->clk[IHCLK])) { + dev_err(&pdev->dev, "iHCLK not found\n"); + ret = PTR_ERR(sspi->clk[IHCLK]); + goto put_spi; + } + + sspi->clk[IPCLK] = devm_clk_get(sspi->dev, "iPCLK"); + if (IS_ERR(sspi->clk[IPCLK])) + sspi->clk[IPCLK] = NULL; + + sspi->aces = of_property_read_bool(np, "socionext,set-aces"); + sspi->rtm = of_property_read_bool(np, "socionext,use-rtm"); + + master->num_chipselect = 4; /* max 4 supported */ + + clk_prepare_enable(sspi->clk[IPCLK]); + ret = clk_prepare_enable(sspi->clk[IHCLK]); + if (ret) + goto put_spi; + + master->dev.of_node = np; + master->auto_runtime_pm = true; + master->bus_num = pdev->id; + + master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_TX_DUAL | SPI_RX_DUAL | + SPI_TX_QUAD | SPI_RX_QUAD; + master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(24) + | SPI_BPW_MASK(16) | SPI_BPW_MASK(8); + + if (sspi->clk[IPCLK]) + master->max_speed_hz = clk_get_rate(sspi->clk[IPCLK]); + else + master->max_speed_hz = clk_get_rate(sspi->clk[IHCLK]); + master->min_speed_hz = master->max_speed_hz / 254; + + master->set_cs = synquacer_spi_set_cs; + master->transfer_one = synquacer_spi_transfer_one; + + ret = synquacer_spi_enable(master); + if (ret) + goto fail_enable; + + pm_runtime_set_active(sspi->dev); + pm_runtime_enable(sspi->dev); + + ret = devm_spi_register_master(sspi->dev, master); + if (ret) + goto disable_pm; + + return 0; + +disable_pm: + pm_runtime_disable(sspi->dev); +fail_enable: + clk_disable_unprepare(sspi->clk[IHCLK]); + clk_disable_unprepare(sspi->clk[IPCLK]); +put_spi: + spi_master_put(master); + + return ret; +} + +static int synquacer_spi_remove(struct platform_device *pdev) +{ + struct spi_master *master = platform_get_drvdata(pdev); + struct synquacer_spi *sspi = spi_master_get_devdata(master); + + pm_runtime_disable(sspi->dev); + clk_disable_unprepare(sspi->clk[IHCLK]); + clk_disable_unprepare(sspi->clk[IPCLK]); + spi_master_put(master); + + return 0; +} + +#ifdef CONFIG_PM_SLEEP +static int synquacer_spi_suspend(struct device *dev) +{ + struct spi_master *master = dev_get_drvdata(dev); + struct synquacer_spi *sspi = spi_master_get_devdata(master); + int ret; + + ret = spi_master_suspend(master); + if (ret) + return ret; + + if (!pm_runtime_suspended(dev)) { + clk_disable_unprepare(sspi->clk[IPCLK]); + clk_disable_unprepare(sspi->clk[IHCLK]); + } + + return ret; +} + +static int synquacer_spi_resume(struct device *dev) +{ + struct spi_master *master = dev_get_drvdata(dev); + struct synquacer_spi *sspi = spi_master_get_devdata(master); + int ret; + + if (!pm_runtime_suspended(dev)) { + /* Ensure reconfigure during next xfer */ + sspi->speed = 0; + + clk_prepare_enable(sspi->clk[IPCLK]); + ret = clk_prepare_enable(sspi->clk[IHCLK]); + if (ret < 0) { + dev_err(dev, "failed to enable clk (%d)\n", ret); + return ret; + } + + ret = synquacer_spi_enable(master); + if (ret) { + dev_err(dev, "failed to enable spi (%d)\n", ret); + return ret; + } + } + + ret = spi_master_resume(master); + if (ret < 0) { + clk_disable_unprepare(sspi->clk[IHCLK]); + clk_disable_unprepare(sspi->clk[IPCLK]); + } + + return ret; +} +#endif /* CONFIG_PM_SLEEP */ + +static const struct dev_pm_ops synquacer_spi_pm_ops = { + SET_SYSTEM_SLEEP_PM_OPS(synquacer_spi_suspend, synquacer_spi_resume) +}; + +static const struct of_device_id synquacer_spi_of_match[] = { + {.compatible = "socionext,synquacer-spi",}, + {}, +}; +MODULE_DEVICE_TABLE(of, synquacer_spi_of_match); + +static struct platform_driver synquacer_spi_driver = { + .driver = { + .name = "synquacer-spi", + .pm = &synquacer_spi_pm_ops, + .of_match_table = of_match_ptr(synquacer_spi_of_match), + }, + .probe = synquacer_spi_probe, + .remove = synquacer_spi_remove, +}; +module_platform_driver(synquacer_spi_driver); + +MODULE_DESCRIPTION("Socionext Synquacer HS-SPI controller driver"); +MODULE_AUTHOR("Jassi Brar "); +MODULE_LICENSE("GPL v2"); From patchwork Tue Feb 27 12:59:04 2018 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Jassi Brar X-Patchwork-Id: 129780 Delivered-To: patch@linaro.org Received: by 10.46.66.2 with SMTP id p2csp1362188lja; Tue, 27 Feb 2018 04:59:16 -0800 (PST) X-Google-Smtp-Source: AG47ELukrTGQl6rIUUuq0JunjTa24n+cC2lKXYaEaYqfKIPA+nIEnFDBjrF1Yrf6jXc4uZciGoEb X-Received: by 2002:a17:902:7c07:: with SMTP id x7-v6mr7872289pll.150.1519736356189; Tue, 27 Feb 2018 04:59:16 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1519736356; cv=none; d=google.com; s=arc-20160816; b=ATYs2uRMOaDNsBmDBUDEuzfvNhe9RAp8MQJX9p5R8Qpqcclzj8aBaFdA4EfzZ8XbVp HT2YexwoHjbEWbjlxCGw/yILttq5ke6GpY85h4pwIOC+eQUSEWH1XzWvTwvwabtFN8jk Hg5iV1fzzPgNPLcEX7DoPImkX8nQOIIoQ2KTX5W+koWFD8wz6pknJw2MElSdNPD5QHO9 BwhnWzgU160ls0AhjjJVvRmlBGt0Xt7dN3a1a+Jch0TIiXQYgdyxtrz73Np8XhV2MGEx AJis6aZfhLgUHgX9WGhNGwGl8NKf9jtL7NRDB3l/KdDgrZF0BQ2t87r1+YEDkv5wdtJi kmDQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=O0BOogUgD+b6E7fM0JoZVyFPlO0DpFJ15JUMrqPVAJc=; b=uKYdtqUhUY1KqZc0rzGVyX4xsgaa0MsAkC8+pMFKmWx2HASgdSB2bCZF5XFblB9umL OYd6FmIHx3nmXXtgAmRXNYbKvNg+txbQWnC6JlDlDgPallIOKzbJHnweSiZpwPPLyRPt 0UgcNKP+oHgjZV9jADesP8zGhstMu4AWrAEUR487LmGFjuSLqDW8kwBUzlZiXRVeQlpu nYVgV1Z2QPRR4VSlG301rDTVAlgZ2RQwhYm9gLny3fJ8IiscFEtnlgJdnIBvTb0RQ8U2 2f8uyFFrzAAWe+ZsfAt1eEg7rKl4EOhko7EqqYqnAYRnYY1gNEiNiCfFyby3ERXx/ifq ZRvQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=Ze/0hTD5; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 33-v6si8562534plo.650.2018.02.27.04.59.15; Tue, 27 Feb 2018 04:59:16 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=neutral (body hash did not verify) header.i=@gmail.com header.s=20161025 header.b=Ze/0hTD5; spf=pass (google.com: best guess record for domain of linux-spi-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-spi-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752736AbeB0M7P (ORCPT + 1 other); Tue, 27 Feb 2018 07:59:15 -0500 Received: from mail-pl0-f66.google.com ([209.85.160.66]:44888 "EHLO mail-pl0-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752623AbeB0M7O (ORCPT ); Tue, 27 Feb 2018 07:59:14 -0500 Received: by mail-pl0-f66.google.com with SMTP id w21so11306983plp.11; Tue, 27 Feb 2018 04:59:14 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=NlzWgF0fcwJc6nxMuxoM3GIrGTpU2n06prSGYO0JoWA=; b=Ze/0hTD5SWNKBW/Sza95lhkK0dQJ0Dv5vhyw1aVph5Dt7AsYW21UCUjbsToegj/fIM JCRbFKgjFvbvraFaonud9eDgQZrOMTlaVzw43Can5sbA8+eKeYurryTLgPPBJKTxCbb0 sQFpGUl6FBYo7S1Z5K3OzMeksw/AuYjnEbmH92hnDrRPQEJR9BFMa2pxvrTrcbi6ldb7 ehQVTEc+NBykzpKiHx85/QrFXonDAbzocGLfp1sRKKAwcj6deLDtpTlIJ5qBEJVJZsg6 76HXHV8ltnkrH7Ilx5E8trL9RgaHtcuhHEwwWKifWFXFtSbBv/zW5dkT4MAWEGMO+n0y YvPw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=NlzWgF0fcwJc6nxMuxoM3GIrGTpU2n06prSGYO0JoWA=; b=FXa64lNucu7LlbG38oAG8CTJZXK/yz6e8H55XcSpZdS7MA/eNe/Lvck5Hn9ApJdMtO haon4UWC9/nW793q7VW7a9rpc1iarkHUmDi16gnHChwE2nH32IqKS0No1mOH3MoCtRVQ y19mKxvcKnxie0zZfdGsWJuHpHekxYZqWb1lXP7Y+iWMI3yOLZljXP3wv/N/A77UuTCc YKtmwBRgr56RM7hQ9VO/77iiJ9TY7+pxkLUPlMfHoRwyN6c+0LSU7HzE40Z+Z4/UdsXB IdVQmPJdYFwyFuLBcPi6k109L5/AbiQ0Gn4z8uCenA9x8T0/3Z26ttGq30G9p2jWq1ME u/fA== X-Gm-Message-State: APf1xPBZyNFHAkEyiJzLk2KKToIMOqN1mPLgWJ+cVX2gOMESC7zGy3c0 9lZWpzQIoOGrN5N7w3RKmwbmBov2 X-Received: by 2002:a17:902:149:: with SMTP id 67-v6mr14055180plb.73.1519736353700; Tue, 27 Feb 2018 04:59:13 -0800 (PST) Received: from localhost.localdomain ([27.255.219.124]) by smtp.gmail.com with ESMTPSA id 80sm25691290pfn.114.2018.02.27.04.59.09 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Tue, 27 Feb 2018 04:59:12 -0800 (PST) From: jassisinghbrar@gmail.com To: linux-spi@vger.kernel.org, devicetree@vger.kernel.org Cc: tpiepho@impinj.com, broonie@kernel.org, ard.biesheuvel@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, masami.hiramatsu@linaro.org, Jassi Brar Subject: [PATCHv4 3/3] MAINTAINERS: Add entry for Synquacer SPI driver Date: Tue, 27 Feb 2018 18:29:04 +0530 Message-Id: <1519736344-4039-1-git-send-email-jassisinghbrar@gmail.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> References: <1519736182-3650-1-git-send-email-jassisinghbrar@gmail.com> Sender: linux-spi-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-spi@vger.kernel.org From: Jassi Brar Add entry for the Synquacer spi driver and DT bindings. Signed-off-by: Jassi Brar --- MAINTAINERS | 7 +++++++ 1 file changed, 7 insertions(+) -- 2.7.4 -- To unsubscribe from this list: send the line "unsubscribe linux-spi" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html diff --git a/MAINTAINERS b/MAINTAINERS index 93a12af..866b230 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -12851,6 +12851,13 @@ S: Maintained F: drivers/net/ethernet/socionext/netsec.c F: Documentation/devicetree/bindings/net/socionext-netsec.txt +SOCIONEXT (SNI) Synquacer SPI DRIVER +M: Jassi Brar +L: linux-spi@vger.kernel.org +S: Maintained +F: drivers/spi/spi-synquacer.c +F: Documentation/devicetree/bindings/spi/spi-synquacer.txt + SONIC NETWORK DRIVER M: Thomas Bogendoerfer L: netdev@vger.kernel.org