@@ -428,8 +428,8 @@ static void gicv2_disable_interface(void)
spin_unlock(&gicv2.lock);
}
-static void gicv2_update_lr(int lr, const struct pending_irq *p,
- unsigned int state)
+static void gicv2_update_lr(int lr, unsigned int virq, uint8_t priority,
+ unsigned int hw_irq, unsigned int state)
{
uint32_t lr_reg;
@@ -437,12 +437,12 @@ static void gicv2_update_lr(int lr, const struct pending_irq *p,
BUG_ON(lr < 0);
lr_reg = (((state & GICH_V2_LR_STATE_MASK) << GICH_V2_LR_STATE_SHIFT) |
- ((GIC_PRI_TO_GUEST(p->priority) & GICH_V2_LR_PRIORITY_MASK)
- << GICH_V2_LR_PRIORITY_SHIFT) |
- ((p->irq & GICH_V2_LR_VIRTUAL_MASK) << GICH_V2_LR_VIRTUAL_SHIFT));
+ ((GIC_PRI_TO_GUEST(priority) & GICH_V2_LR_PRIORITY_MASK)
+ << GICH_V2_LR_PRIORITY_SHIFT) |
+ ((virq & GICH_V2_LR_VIRTUAL_MASK) << GICH_V2_LR_VIRTUAL_SHIFT));
- if ( p->desc != NULL )
- lr_reg |= GICH_V2_LR_HW | ((p->desc->irq & GICH_V2_LR_PHYSICAL_MASK )
+ if ( hw_irq != INVALID_IRQ )
+ lr_reg |= GICH_V2_LR_HW | ((hw_irq & GICH_V2_LR_PHYSICAL_MASK )
<< GICH_V2_LR_PHYSICAL_SHIFT);
writel_gich(lr_reg, GICH_LR + lr * 4);
@@ -966,8 +966,8 @@ static void gicv3_disable_interface(void)
spin_unlock(&gicv3.lock);
}
-static void gicv3_update_lr(int lr, const struct pending_irq *p,
- unsigned int state)
+static void gicv3_update_lr(int lr, unsigned int virq, uint8_t priority,
+ unsigned int hw_irq, unsigned int state)
{
uint64_t val = 0;
@@ -983,11 +983,11 @@ static void gicv3_update_lr(int lr, const struct pending_irq *p,
if ( current->domain->arch.vgic.version == GIC_V3 )
val |= GICH_LR_GRP1;
- val |= ((uint64_t)p->priority & 0xff) << GICH_LR_PRIORITY_SHIFT;
- val |= ((uint64_t)p->irq & GICH_LR_VIRTUAL_MASK) << GICH_LR_VIRTUAL_SHIFT;
+ val |= (uint64_t)priority << GICH_LR_PRIORITY_SHIFT;
+ val |= ((uint64_t)virq & GICH_LR_VIRTUAL_MASK) << GICH_LR_VIRTUAL_SHIFT;
- if ( p->desc != NULL )
- val |= GICH_LR_HW | (((uint64_t)p->desc->irq & GICH_LR_PHYSICAL_MASK)
+ if ( hw_irq != INVALID_IRQ )
+ val |= GICH_LR_HW | (((uint64_t)hw_irq & GICH_LR_PHYSICAL_MASK)
<< GICH_LR_PHYSICAL_SHIFT);
gicv3_ich_write_lr(lr, val);
@@ -52,7 +52,8 @@ static inline void gic_set_lr(int lr, struct pending_irq *p,
clear_bit(GIC_IRQ_GUEST_PRISTINE_LPI, &p->status);
- gic_hw_ops->update_lr(lr, p, state);
+ gic_hw_ops->update_lr(lr, p->irq, p->priority,
+ p->desc ? p->desc->irq : INVALID_IRQ, state);
set_bit(GIC_IRQ_GUEST_VISIBLE, &p->status);
clear_bit(GIC_IRQ_GUEST_QUEUED, &p->status);
@@ -342,8 +342,8 @@ struct gic_hw_operations {
/* Disable CPU physical and virtual interfaces */
void (*disable_interface)(void);
/* Update LR register with state and priority */
- void (*update_lr)(int lr, const struct pending_irq *pending_irq,
- unsigned int state);
+ void (*update_lr)(int lr, unsigned int virq, uint8_t priority,
+ unsigned int hw_irq, unsigned int state);
/* Update HCR status register */
void (*update_hcr_status)(uint32_t flag, bool set);
/* Clear LR register */
@@ -31,6 +31,9 @@ struct arch_irq_desc {
/* LPIs are always numbered starting at 8192, so 0 is a good invalid case. */
#define INVALID_LPI 0
+/* This is a spurious interrupt ID which never makes it into the GIC code. */
+#define INVALID_IRQ 1023
+
extern unsigned int nr_irqs;
#define nr_static_irqs NR_IRQS
#define arch_hwdom_irqs(domid) NR_IRQS