From patchwork Fri Nov 29 21:39:11 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Niklas Cassel X-Patchwork-Id: 180506 Delivered-To: patch@linaro.org Received: by 2002:a92:3001:0:0:0:0:0 with SMTP id x1csp2126758ile; Fri, 29 Nov 2019 13:39:32 -0800 (PST) X-Google-Smtp-Source: APXvYqyXPaUOXVKObHpktkblBhrXFd6AJnAPJZ7A4qRTwT9gnc7BM2YQRrF4t3/FFZfd6XlEARkJ X-Received: by 2002:a17:906:a3d1:: with SMTP id ca17mr4533386ejb.267.1575063572038; Fri, 29 Nov 2019 13:39:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1575063572; cv=none; d=google.com; s=arc-20160816; b=0IGPdbMYD/HG9hTH6pycqHruTbW5T2nu7AJU2SjvVKQXtsMCls9xO3rgbj3FEnJhF6 x/uKqdufXOFqE5kxWmvFfD2v/eHq5LHqi5+Rjqk/t2ZYCfOjkAkJ9Qg/7FI5cvesPmcY DOShcagWe1R1HVzg6X+cPx2KBgLhhX5FEza9+8qsfWUnxEwz/FFHKTuUjCb7x6bONMhg X5142VGi0VyeXlLlbvIf97ZCu/oo6pIPUyp7+0Hggh87c0QpDdOLZliv96DRKx9aBSFB S5uwZzEKwGZrmc3JOTXEM2aCPmaWWYUwaxedmXn6HCLiVJSgxTAUGZheO8UTsgT6mSY4 to3Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=CtdLO3BiiDckbba/jOWuHZ5pqirfCEByMIQAzPx8214=; b=xQ4TtY/tVIOvOZnyhTpUgwv+Uge67D86WpRzUHS1XKDUgtKpIUA2BCiEf5SKongPgF KtjWYyti90AHS8ktASM8GMRZgW8/EeoIGcAVpK3zQyeTDO8dIGpgb2Wdv6Hv55/1w9nc bRM7ggGYcfdZEb1oYHgkVp0SkyQrUzhUso0NzXA8SjgMt7wHOTA68U9+NQ/i42+3E4MR blq8g/q/Map+eJ8dUZicQELWgdf4un8SY1LbfSzcmVehX+spHcMSpKDOi7vhsYjZvcdb qQ5jBzjZTdjLLGfaOe4/jI9rUpKGDYn7fy9j9lqgBiaeJti9eqfafakArtLTio0r/K1z rIxQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=BavR3UpT; spf=pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l25si14371508ejg.249.2019.11.29.13.39.31; Fri, 29 Nov 2019 13:39:32 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=BavR3UpT; spf=pass (google.com: best guess record for domain of devicetree-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727130AbfK2Vj0 (ORCPT + 8 others); Fri, 29 Nov 2019 16:39:26 -0500 Received: from mail-lj1-f195.google.com ([209.85.208.195]:42206 "EHLO mail-lj1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727235AbfK2VjY (ORCPT ); Fri, 29 Nov 2019 16:39:24 -0500 Received: by mail-lj1-f195.google.com with SMTP id e28so9147309ljo.9 for ; Fri, 29 Nov 2019 13:39:22 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=CtdLO3BiiDckbba/jOWuHZ5pqirfCEByMIQAzPx8214=; b=BavR3UpTHnmbsDK2KKPSRwZ1J4zVQ4D9SJo7FVC2DWk/t6FLi/mkuWgkmBB1qTQ5yh +1SDnUN3O+XZwOp1TqgmEnxDp7+txVWorIAYaY4vntKki6gAV7rfIQ9zzyCpoGEESFzR DyTjAno3NjZfg3Msn2RebkvTRE+YCRtr9DSya5bGCcoyH+P0UkUKDJdxxbpnXz65b147 SeEjCiBa3XuWIU/ahYSBiJHpsq0n74aLjsDjdHzdqNGjtgrMx403HBUiIZYq345g4ivC OM4hDXN+Ugh92XtVX0NheTKs/ZDQt1AHsZL0CNvlrJoeXoV4p93bdwbKxi/HdOvhmfVb oWWw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=CtdLO3BiiDckbba/jOWuHZ5pqirfCEByMIQAzPx8214=; b=qOct5cdI++lZ1qJwkGi8SJ2nBdv2oEkOdDv9ODZreOLASQDHBr61YWWfdhUoswDqcY 2L5tO81Ook9Enr9uc4Q0JfAOFHWwGKQUn9Y3eLA+76ZGaRfM0Of1mm9lt/nRt7pmKsFN Hzr+97GG/4TQfVDpJPsKllUEqoxSS8FQEawY6otdxB2Z5VgAuLjitTWXvu6jC9B5Itf/ qXAg7Albp1DCVcaj8g+W2PCa7fcnvRywMbAbglH/neFMSzUVJf/V8/7aNmH8wYrcEhS0 Y1VLXAoimKe9xEC0Eu8NwMdQEAggf35xCl+zSvoG4PGmW1qXhVRuyA6qRwnNP79ZqYwg rRcg== X-Gm-Message-State: APjAAAWy9MADxObTM9Z7icVxsVbpWF3VzJe5Yvdqte4PL9ZhMnRFpgkg 34Pi9c/yS8GEnhFfOBKaEZWBjg== X-Received: by 2002:a2e:a304:: with SMTP id l4mr38293021lje.178.1575063562136; Fri, 29 Nov 2019 13:39:22 -0800 (PST) Received: from centauri.lan (ua-84-217-220-205.bbcust.telenor.se. [84.217.220.205]) by smtp.gmail.com with ESMTPSA id b190sm10742234lfd.39.2019.11.29.13.39.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 29 Nov 2019 13:39:21 -0800 (PST) From: Niklas Cassel To: Niklas Cassel Cc: linux-arm-msm@vger.kernel.org, amit.kucheria@linaro.org, sboyd@kernel.org, vireshk@kernel.org, bjorn.andersson@linaro.org, ulf.hansson@linaro.org, Niklas Cassel , Rob Herring , Mark Rutland , linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v7 1/5] dt-bindings: power: avs: Add support for CPR (Core Power Reduction) Date: Fri, 29 Nov 2019 22:39:11 +0100 Message-Id: <20191129213917.1301110-2-niklas.cassel@linaro.org> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20191129213917.1301110-1-niklas.cassel@linaro.org> References: <20191129213917.1301110-1-niklas.cassel@linaro.org> MIME-Version: 1.0 Sender: devicetree-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org Add DT bindings to describe the CPR HW found on certain Qualcomm SoCs. Co-developed-by: Jorge Ramirez-Ortiz Signed-off-by: Jorge Ramirez-Ortiz Signed-off-by: Niklas Cassel Reviewed-by: Rob Herring Reviewed-by: Bjorn Andersson Reviewed-by: Ulf Hansson --- Changes since v6: -Picked up Bjorn's and Ulf's Reviewed-by. .../bindings/power/avs/qcom,cpr.txt | 130 ++++++++++++++++++ 1 file changed, 130 insertions(+) create mode 100644 Documentation/devicetree/bindings/power/avs/qcom,cpr.txt -- 2.23.0 diff --git a/Documentation/devicetree/bindings/power/avs/qcom,cpr.txt b/Documentation/devicetree/bindings/power/avs/qcom,cpr.txt new file mode 100644 index 000000000000..ab0d5ebbad4e --- /dev/null +++ b/Documentation/devicetree/bindings/power/avs/qcom,cpr.txt @@ -0,0 +1,130 @@ +QCOM CPR (Core Power Reduction) + +CPR (Core Power Reduction) is a technology to reduce core power on a CPU +or other device. Each OPP of a device corresponds to a "corner" that has +a range of valid voltages for a particular frequency. While the device is +running at a particular frequency, CPR monitors dynamic factors such as +temperature, etc. and suggests adjustments to the voltage to save power +and meet silicon characteristic requirements. + +- compatible: + Usage: required + Value type: + Definition: should be "qcom,qcs404-cpr", "qcom,cpr" for qcs404 + +- reg: + Usage: required + Value type: + Definition: base address and size of the rbcpr register region + +- interrupts: + Usage: required + Value type: + Definition: should specify the CPR interrupt + +- clocks: + Usage: required + Value type: + Definition: phandle to the reference clock + +- clock-names: + Usage: required + Value type: + Definition: must be "ref" + +- vdd-apc-supply: + Usage: required + Value type: + Definition: phandle to the vdd-apc-supply regulator + +- #power-domain-cells: + Usage: required + Value type: + Definition: should be 0 + +- operating-points-v2: + Usage: required + Value type: + Definition: A phandle to the OPP table containing the + performance states supported by the CPR + power domain + +- acc-syscon: + Usage: optional + Value type: + Definition: phandle to syscon for writing ACC settings + +- nvmem-cells: + Usage: required + Value type: + Definition: phandle to nvmem cells containing the data + that makes up a fuse corner, for each fuse corner. + As well as the CPR fuse revision. + +- nvmem-cell-names: + Usage: required + Value type: + Definition: should be "cpr_quotient_offset1", "cpr_quotient_offset2", + "cpr_quotient_offset3", "cpr_init_voltage1", + "cpr_init_voltage2", "cpr_init_voltage3", "cpr_quotient1", + "cpr_quotient2", "cpr_quotient3", "cpr_ring_osc1", + "cpr_ring_osc2", "cpr_ring_osc3", "cpr_fuse_revision" + for qcs404. + +Example: + + cpr_opp_table: cpr-opp-table { + compatible = "operating-points-v2-qcom-level"; + + cpr_opp1: opp1 { + opp-level = <1>; + qcom,opp-fuse-level = <1>; + }; + cpr_opp2: opp2 { + opp-level = <2>; + qcom,opp-fuse-level = <2>; + }; + cpr_opp3: opp3 { + opp-level = <3>; + qcom,opp-fuse-level = <3>; + }; + }; + + power-controller@b018000 { + compatible = "qcom,qcs404-cpr", "qcom,cpr"; + reg = <0x0b018000 0x1000>; + interrupts = <0 15 IRQ_TYPE_EDGE_RISING>; + clocks = <&xo_board>; + clock-names = "ref"; + vdd-apc-supply = <&pms405_s3>; + #power-domain-cells = <0>; + operating-points-v2 = <&cpr_opp_table>; + acc-syscon = <&tcsr>; + + nvmem-cells = <&cpr_efuse_quot_offset1>, + <&cpr_efuse_quot_offset2>, + <&cpr_efuse_quot_offset3>, + <&cpr_efuse_init_voltage1>, + <&cpr_efuse_init_voltage2>, + <&cpr_efuse_init_voltage3>, + <&cpr_efuse_quot1>, + <&cpr_efuse_quot2>, + <&cpr_efuse_quot3>, + <&cpr_efuse_ring1>, + <&cpr_efuse_ring2>, + <&cpr_efuse_ring3>, + <&cpr_efuse_revision>; + nvmem-cell-names = "cpr_quotient_offset1", + "cpr_quotient_offset2", + "cpr_quotient_offset3", + "cpr_init_voltage1", + "cpr_init_voltage2", + "cpr_init_voltage3", + "cpr_quotient1", + "cpr_quotient2", + "cpr_quotient3", + "cpr_ring_osc1", + "cpr_ring_osc2", + "cpr_ring_osc3", + "cpr_fuse_revision"; + };