From patchwork Mon Mar 15 15:59:35 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Robert Foss X-Patchwork-Id: 400505 Delivered-To: patch@linaro.org Received: by 2002:a02:8562:0:0:0:0:0 with SMTP id g89csp3547541jai; Mon, 15 Mar 2021 09:02:01 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx3CM/W+xqCzaRc+obkC80H+7hoqvHJS/gfu55PiWDWVJNFg1ziDVHKTarZuoueJqf0tzQ6 X-Received: by 2002:adf:ed87:: with SMTP id c7mr371236wro.9.1615824121563; Mon, 15 Mar 2021 09:02:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1615824121; cv=none; d=google.com; s=arc-20160816; b=aacurjG1o+D8pS8bzKiOcgjkg0nIgrzB2llTor4UEY9W+W6DQmm2LBUePsxc1vuFg6 PuH6mo38tYfmNlSoheQpf2p/jcUC+jQdtGoMsi7ZTsRZtMaxu/itSpNlJu0jXAKr/bZH BN/yDRN4w6UuEGI6SWu0cbdkKpDJeAtd7c4OgP0G594hKE4bhLS1XSg7jbYONNI+niMI jrRAcUZXKZopD/GHEesUkpiI2Ge31VhF8qOa3rmcIRFzsWEQE+xHBnuLZwyx5UtP1+wq fotlp2QFjFogKyP62HgCxvU1gtwJRasA5ettumuf7MsRkgWGQl80rSu2WD9+uxdmyHHy ufKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=gQ7QuEhiUT+xjXev3jylPXn/xD3l1Wtwq8dT0qWWVpM=; b=iPoNv3+MNmzGQ06GgHdUwI6YDWbC2t9anXdw78211N+fBbypqRm+2SD13ygMIDTEOn HRP7LgQWMWNCqNE3x9IydmEnctKccK9iqcknmTxK+DYauhqktLiw6xVnzXQFNWSnkIgW HXfSngC5SMCMiXiTHSVfswR7u1p85c4UPhE+DBWhZSsYsmk8KV8ayo3MJbC6Mqb2WwCW 226Yfv5uECcXsimyIIpVFCxIy8j6Kzl/Hp2lzDTFPlei2ZtWkzi8m0j4/CB+eIJM1S7J QGQn4uxMm7vVPEt0ZOPtydHgfAa5Z5GMzdUmShz+ITs7lbXllbCt51Kkkpacoh3JStC4 n2sw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=f7ow4dqv; spf=pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-arm-msm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id ga15si11470494ejc.24.2021.03.15.09.02.01; Mon, 15 Mar 2021 09:02:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=f7ow4dqv; spf=pass (google.com: domain of linux-arm-msm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-arm-msm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233162AbhCOQBN (ORCPT + 16 others); Mon, 15 Mar 2021 12:01:13 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:42868 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233046AbhCOQAy (ORCPT ); Mon, 15 Mar 2021 12:00:54 -0400 Received: from mail-ed1-x533.google.com (mail-ed1-x533.google.com [IPv6:2a00:1450:4864:20::533]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B53D1C06175F for ; Mon, 15 Mar 2021 09:00:53 -0700 (PDT) Received: by mail-ed1-x533.google.com with SMTP id u4so17942739edv.9 for ; Mon, 15 Mar 2021 09:00:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=gQ7QuEhiUT+xjXev3jylPXn/xD3l1Wtwq8dT0qWWVpM=; b=f7ow4dqvBOura9iu+eGuj36jv6iidpxDEHFjMN13cn2/bboP9p4DdEXpD8THZ/sCxV K/uoZNkBu1WgzzJ1g0Qd8rqT3MyP81SNr5b9ClWLW5NGkoGclY/zs86BH+6kipkzQse2 4u5ngtkRTxz1vKVfQyRrXP4Hc7cN5kkFzP3MuKHtxdqgMYa5cWhjnMif4SdwRr9DPFT9 nTFwFf2qKWiCulDx7HhIYpA+usx6D2nE02ucsVLyR0imU/JMXDnmqoTc8chx4s3FFLi9 1v8tD0ifqBLk213vS3z++vTOotrVcsDCSj0ts+TxWRKrnVMFn7lNk0buB08MT/OUTj3H i8uw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=gQ7QuEhiUT+xjXev3jylPXn/xD3l1Wtwq8dT0qWWVpM=; b=VzFzQp79gyekuNkpi4Fh06PHz/IIfthEOxIstCfHHAHY5J0EqtiBHKOWfX5U092DHl DB4g3xkslsaEh7wMMIKzgETkYfUWfoFNiXdcDeoCCSErPbGCR9emfFq5Wrn4w600okZT d1BosmXb6aFax1shPUD0j73c91tfVh/2NCoNLkFhvyggOSsH6ydgaUh3jo26Fn5FB/eY wcdeMzYtalzL0FdPrsLpJrOCo+C1TxlKYV6VLRjPBQQI3rSty6V+cYIITSHuJbOkztbM kMw6On+Qko+UmnO0o+h7VSmWYUGjS298jngA06X44k1canJwRKfOs3TnUdV3cHOndwZf mrTw== X-Gm-Message-State: AOAM532v1vxuTrUQsFmFlbsfijTFaE6B7J4Sc2YJlxdM3eCrf2lbBYO8 aG/AiZmLuVWiUC6CysWYtapuZw== X-Received: by 2002:aa7:c1d5:: with SMTP id d21mr30143456edp.167.1615824052431; Mon, 15 Mar 2021 09:00:52 -0700 (PDT) Received: from localhost.localdomain ([37.120.1.234]) by smtp.gmail.com with ESMTPSA id r5sm8456445eds.49.2021.03.15.09.00.51 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 15 Mar 2021 09:00:52 -0700 (PDT) From: Robert Foss To: agross@kernel.org, bjorn.andersson@linaro.org, robert.foss@linaro.org, todor.too@gmail.com, mchehab@kernel.org, robh+dt@kernel.org, angelogioacchino.delregno@somainline.org, linux-arm-msm@vger.kernel.org, linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, AngeloGioacchino Del Regno , Sakari Ailus , Andrey Konovalov , Hans Verkuil Cc: Rob Herring , Tomasz Figa , Azam Sadiq Pasha Kapatrala Syed , Sarvesh Sridutt , Laurent Pinchart , Jonathan Marek Subject: [PATCH v8 14/22] dt-bindings: media: camss: Add qcom, msm8916-camss binding Date: Mon, 15 Mar 2021 16:59:35 +0100 Message-Id: <20210315155942.640889-15-robert.foss@linaro.org> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210315155942.640889-1-robert.foss@linaro.org> References: <20210315155942.640889-1-robert.foss@linaro.org> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: linux-arm-msm@vger.kernel.org Add bindings for qcom,msm8916-camss in order to support the camera subsystem on MSM8916. Signed-off-by: Robert Foss Reviewed-by: Rob Herring --- Changes since v2: - Remove redundant descriptions - Add power domain description - Make clock-lanes a constant - Add max & minItems to data-lanes - Remove ports requirement - endpoint & reg - Rework to conform to new port schema Changes since v4: - Rob: Added r-b .../bindings/media/qcom,msm8916-camss.yaml | 256 ++++++++++++++++++ 1 file changed, 256 insertions(+) create mode 100644 Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml -- 2.27.0 diff --git a/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml b/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml new file mode 100644 index 000000000000..304908072d72 --- /dev/null +++ b/Documentation/devicetree/bindings/media/qcom,msm8916-camss.yaml @@ -0,0 +1,256 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) + +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/media/qcom,msm8916-camss.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Qualcomm CAMSS ISP + +maintainers: + - Robert Foss + - Todor Tomov + +description: | + The CAMSS IP is a CSI decoder and ISP present on Qualcomm platforms + +properties: + compatible: + const: qcom,msm8916-camss + + clocks: + minItems: 19 + maxItems: 19 + + clock-names: + items: + - const: top_ahb + - const: ispif_ahb + - const: csiphy0_timer + - const: csiphy1_timer + - const: csi0_ahb + - const: csi0 + - const: csi0_phy + - const: csi0_pix + - const: csi0_rdi + - const: csi1_ahb + - const: csi1 + - const: csi1_phy + - const: csi1_pix + - const: csi1_rdi + - const: ahb + - const: vfe0 + - const: csi_vfe0 + - const: vfe_ahb + - const: vfe_axi + + interrupts: + minItems: 6 + maxItems: 6 + + interrupt-names: + items: + - const: csiphy0 + - const: csiphy1 + - const: csid0 + - const: csid1 + - const: ispif + - const: vfe0 + + iommus: + maxItems: 1 + + power-domains: + items: + - description: VFE GDSC - Video Front End, Global Distributed Switch Controller. + + ports: + $ref: /schemas/graph.yaml#/properties/ports + + description: + CSI input ports. + + properties: + port@0: + $ref: /schemas/graph.yaml#/$defs/port-base + unevaluatedProperties: false + description: + Input port for receiving CSI data. + + properties: + endpoint: + $ref: video-interfaces.yaml# + unevaluatedProperties: false + + properties: + clock-lanes: + items: + - const: 1 + + data-lanes: + description: + An array of physical data lanes indexes. + Position of an entry determines the logical + lane number, while the value of an entry + indicates physical lane index. Lane swapping + is supported. Physical lane indexes; + 0, 2, 3, 4. + minItems: 1 + maxItems: 4 + + required: + - clock-lanes + - data-lanes + + port@1: + $ref: /schemas/graph.yaml#/$defs/port-base + unevaluatedProperties: false + description: + Input port for receiving CSI data. + + properties: + endpoint: + $ref: video-interfaces.yaml# + unevaluatedProperties: false + + properties: + clock-lanes: + items: + - const: 1 + + data-lanes: + minItems: 1 + maxItems: 4 + + required: + - clock-lanes + - data-lanes + + reg: + minItems: 9 + maxItems: 9 + + reg-names: + items: + - const: csiphy0 + - const: csiphy0_clk_mux + - const: csiphy1 + - const: csiphy1_clk_mux + - const: csid0 + - const: csid1 + - const: ispif + - const: csi_clk_mux + - const: vfe0 + + vdda-supply: + description: + Definition of the regulator used as analog power supply. + +required: + - clock-names + - clocks + - compatible + - interrupt-names + - interrupts + - iommus + - power-domains + - reg + - reg-names + - vdda-supply + +additionalProperties: false + +examples: + - | + #include + #include + + camss: camss@1b00000 { + compatible = "qcom,msm8916-camss"; + + clocks = <&gcc GCC_CAMSS_TOP_AHB_CLK>, + <&gcc GCC_CAMSS_ISPIF_AHB_CLK>, + <&gcc GCC_CAMSS_CSI0PHYTIMER_CLK>, + <&gcc GCC_CAMSS_CSI1PHYTIMER_CLK>, + <&gcc GCC_CAMSS_CSI0_AHB_CLK>, + <&gcc GCC_CAMSS_CSI0_CLK>, + <&gcc GCC_CAMSS_CSI0PHY_CLK>, + <&gcc GCC_CAMSS_CSI0PIX_CLK>, + <&gcc GCC_CAMSS_CSI0RDI_CLK>, + <&gcc GCC_CAMSS_CSI1_AHB_CLK>, + <&gcc GCC_CAMSS_CSI1_CLK>, + <&gcc GCC_CAMSS_CSI1PHY_CLK>, + <&gcc GCC_CAMSS_CSI1PIX_CLK>, + <&gcc GCC_CAMSS_CSI1RDI_CLK>, + <&gcc GCC_CAMSS_AHB_CLK>, + <&gcc GCC_CAMSS_VFE0_CLK>, + <&gcc GCC_CAMSS_CSI_VFE0_CLK>, + <&gcc GCC_CAMSS_VFE_AHB_CLK>, + <&gcc GCC_CAMSS_VFE_AXI_CLK>; + + clock-names = "top_ahb", + "ispif_ahb", + "csiphy0_timer", + "csiphy1_timer", + "csi0_ahb", + "csi0", + "csi0_phy", + "csi0_pix", + "csi0_rdi", + "csi1_ahb", + "csi1", + "csi1_phy", + "csi1_pix", + "csi1_rdi", + "ahb", + "vfe0", + "csi_vfe0", + "vfe_ahb", + "vfe_axi"; + + interrupts = , + , + , + , + , + ; + + interrupt-names = "csiphy0", + "csiphy1", + "csid0", + "csid1", + "ispif", + "vfe0"; + + iommus = <&apps_iommu 3>; + + power-domains = <&gcc VFE_GDSC>; + + reg = <0x01b0ac00 0x200>, + <0x01b00030 0x4>, + <0x01b0b000 0x200>, + <0x01b00038 0x4>, + <0x01b08000 0x100>, + <0x01b08400 0x100>, + <0x01b0a000 0x500>, + <0x01b00020 0x10>, + <0x01b10000 0x1000>; + + reg-names = "csiphy0", + "csiphy0_clk_mux", + "csiphy1", + "csiphy1_clk_mux", + "csid0", + "csid1", + "ispif", + "csi_clk_mux", + "vfe0"; + + vdda-supply = <®_2v8>; + + ports { + #address-cells = <1>; + #size-cells = <0>; + }; + + };