From patchwork Wed Mar 10 11:27:45 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kishon Vijay Abraham I X-Patchwork-Id: 396692 Delivered-To: patch@linaro.org Received: by 2002:a02:8562:0:0:0:0:0 with SMTP id g89csp292874jai; Wed, 10 Mar 2021 03:28:47 -0800 (PST) X-Google-Smtp-Source: ABdhPJwHf6du0vYA788I7DxdsQqOX9R38s8aDPUWERvIJafoUK6J84ayPt9UR9IeVC5INt38iT4n X-Received: by 2002:a17:906:b80c:: with SMTP id dv12mr3188172ejb.110.1615375727105; Wed, 10 Mar 2021 03:28:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1615375727; cv=none; d=google.com; s=arc-20160816; b=Ol3N+/DVBwoqFyF1895zpNiEz9vIIRf7h9vKUgy9MdLK1DwUxEbDh9VPl8Y4M3RHzG 3IdulPZzV/QCBVwRw5s3kze3VO8rNiIGfl/2EAaAwW3gYAe0/ILZldIsR32JX6y+6S+e Ccti4BY6RKFMqxr+uEbUTdp13oix3Cu5gSdFhmx4TSlPECS5zpuhmd25RGf6BwgJ9XrT s7iih4IHOWbW8BwMAlJkzsu6co/gpSG92BBEMzCV7MJdZTcBEfg298ODyLAbirPvmbPX jVMfA3aKHiVRtalPeu1droJjgizoz/KaGTElAKVFC7LJKqSI9e6HTWbXE5Mv9cBIUxDG S7oQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:mime-version:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=HrnytEEcUd6i+UBJygxWFwE8sMSucQF4jASkNH69I8U=; b=e33Yx+N/6n8Mx0hTyspZagaJ6ko43z/k7uTmX1S166stR7BptVfmp9lyov3pIlfZMO vF0AFS34K1RMSXfB/swt6GCn5TGT6EnWbjI5Oj2r3DRQqo7PXUxlXq93QoGADlMLrADu oyuvhq8jTiufCUYh2pYROAy/IS1WcpuMbCO88Y3R8EMLMCrstWk8b/+wekRP9v3Yerw1 otS+pLoFMrhxfzyE5C8NW6kuK3ICIIp/9hCfC9C6edM8rrXTyQXoGtrZv6DJsqmwkucy ruHxmiN1lfdF13cYQqOhKXZsgyHD8UO3RXoRXgbUCRONwvDj0GDSuvB1NKQ2NLbl8Xb5 fDQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b="IUU7N/7s"; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id cf26si11287160ejb.702.2021.03.10.03.28.46; Wed, 10 Mar 2021 03:28:47 -0800 (PST) Received-SPF: pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b="IUU7N/7s"; spf=pass (google.com: domain of devicetree-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=devicetree-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S232799AbhCJL2Q (ORCPT + 6 others); Wed, 10 Mar 2021 06:28:16 -0500 Received: from fllv0015.ext.ti.com ([198.47.19.141]:36412 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S231359AbhCJL2L (ORCPT ); Wed, 10 Mar 2021 06:28:11 -0500 Received: from lelv0266.itg.ti.com ([10.180.67.225]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 12ABS4cD017855; Wed, 10 Mar 2021 05:28:04 -0600 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1615375684; bh=HrnytEEcUd6i+UBJygxWFwE8sMSucQF4jASkNH69I8U=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=IUU7N/7s3gP9SMhiddY2pfDdIDpO+1vOKyN7yRPW/QY4WU6txED2LVM1lYaOM6pY7 1A0yC5hLiD+yuS7YgbZCTUrIYYDqofETiaA6L0X8DgRx1+YfAKZUcaPalgt+dVXWIx 3eSfEBJmP8ew2zwJnwD3PNP8W4Z5VjtIYWf8Fswo= Received: from DLEE104.ent.ti.com (dlee104.ent.ti.com [157.170.170.34]) by lelv0266.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 12ABS4O8011109 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Wed, 10 Mar 2021 05:28:04 -0600 Received: from DLEE110.ent.ti.com (157.170.170.21) by DLEE104.ent.ti.com (157.170.170.34) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2; Wed, 10 Mar 2021 05:28:04 -0600 Received: from lelv0327.itg.ti.com (10.180.67.183) by DLEE110.ent.ti.com (157.170.170.21) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2176.2 via Frontend Transport; Wed, 10 Mar 2021 05:28:04 -0600 Received: from a0393678-ssd.dhcp.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0327.itg.ti.com (8.15.2/8.15.2) with ESMTP id 12ABRkvZ075949; Wed, 10 Mar 2021 05:28:00 -0600 From: Kishon Vijay Abraham I To: Kishon Vijay Abraham I , Vinod Koul , Rob Herring , Peter Rosin , Swapnil Jakhade CC: , , Aswath Govindraju , Nishanth Menon , Lokesh Vutla Subject: [PATCH 3/3] dt-bindings: ti-serdes-mux: Add defines for AM64 SoC Date: Wed, 10 Mar 2021 16:57:45 +0530 Message-ID: <20210310112745.3445-4-kishon@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20210310112745.3445-1-kishon@ti.com> References: <20210310112745.3445-1-kishon@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Precedence: bulk List-ID: X-Mailing-List: devicetree@vger.kernel.org AM64 has a single lane SERDES which can be configured to be used with either PCIe or USB. Define the possilbe values for the SERDES function in AM64 SoC here. Signed-off-by: Kishon Vijay Abraham I Acked-by: Peter Rosin Acked-by: Rob Herring --- include/dt-bindings/mux/ti-serdes.h | 5 +++++ 1 file changed, 5 insertions(+) -- 2.17.1 diff --git a/include/dt-bindings/mux/ti-serdes.h b/include/dt-bindings/mux/ti-serdes.h index 9047ec6bd3cf..d417b9268b16 100644 --- a/include/dt-bindings/mux/ti-serdes.h +++ b/include/dt-bindings/mux/ti-serdes.h @@ -90,4 +90,9 @@ #define J7200_SERDES0_LANE3_USB 0x2 #define J7200_SERDES0_LANE3_IP4_UNUSED 0x3 +/* AM64 */ + +#define AM64_SERDES0_LANE0_PCIE0 0x0 +#define AM64_SERDES0_LANE0_USB 0x1 + #endif /* _DT_BINDINGS_MUX_TI_SERDES */