From patchwork Fri Feb 1 20:41:31 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Linus Walleij X-Patchwork-Id: 157312 Delivered-To: patch@linaro.org Received: by 2002:a02:48:0:0:0:0:0 with SMTP id 69csp908887jaa; Fri, 1 Feb 2019 12:41:43 -0800 (PST) X-Google-Smtp-Source: ALg8bN5H8AjQY8/09N32ZDqHxq7P8CGsJLZeX+CZGBgiUyHiailiaGOo8PH67H6xF7EsiRaa8dP4 X-Received: by 2002:aa7:83c6:: with SMTP id j6mr40846630pfn.91.1549053702920; Fri, 01 Feb 2019 12:41:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549053702; cv=none; d=google.com; s=arc-20160816; b=fxrZeZL8fF1l2tJYiH9DS6VP9OkfszxBnIGP9NU/BUH/v93SV/fGxg3giRKHE7W8TO guKLNU2cP5IKNRE2A9FDfFuLhOtX8YWkL4CENUcV6EgutENN2YOZpS1KolD4liqIpQ5L cRUWjGCXkziytOZ9WoaPnQvyGKR8/tejIX6RjzoCQrqaz4HkiMIr3RUnJza1279aHeDG kccUtHvEMWCmk0E9ryfIHeTWeW5j2d9rikncLDF9nPqMTUE6V8MBg1FiOFob9a2m02gA doPKo+MnjtxYxkknzRESk+qUj4Go5vcWYLU80gI0HMqjox/ZI5987CvVX2d0N4YAzls7 DKnQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=3cOFMHmZpmHIYRU9r18NXLfCbNbo4ierx0/YI/TifWk=; b=Zo5FIRcwcTZuk3+anPbgS88xEuii5wo6xRqpDOVBtVD0ZBFrxMdlAtnpdkJeDEguEo lXkKZnNm0f3hS+72p3nOrYmxqogI0S1YeVlEc+oDTkrLHzUrJ0aKygAvnB9c2sASaOJM yIDtHQ0Y1UXdEfZXXz5hHi9yr6carSnEXQvet/eQdOM5HcgzP+H2M/XFbeuHmPOjJZMA eaUdxT3j57XaI4qgblVFMJfrZQRSo851DDXs7Rq137euhB8nqbNWXyM+Eqw40l8Db/bj NdHsXWaJQX7xw1cYnBfA2ZsrheyaPnZYEXq+pE95ylyfodYlxUZDyffzA00Xsqd+Icg7 YVbQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=VZGO2X1b; spf=pass (google.com: best guess record for domain of linux-gpio-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-gpio-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 1si825169plv.138.2019.02.01.12.41.42; Fri, 01 Feb 2019 12:41:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-gpio-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=VZGO2X1b; spf=pass (google.com: best guess record for domain of linux-gpio-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-gpio-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727935AbfBAUlm (ORCPT + 5 others); Fri, 1 Feb 2019 15:41:42 -0500 Received: from mail-lj1-f193.google.com ([209.85.208.193]:33996 "EHLO mail-lj1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726297AbfBAUlm (ORCPT ); Fri, 1 Feb 2019 15:41:42 -0500 Received: by mail-lj1-f193.google.com with SMTP id u89-v6so6985267lje.1 for ; Fri, 01 Feb 2019 12:41:40 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=3cOFMHmZpmHIYRU9r18NXLfCbNbo4ierx0/YI/TifWk=; b=VZGO2X1bsfNlSxfiYyG7AJEvV0WGb4XuLCBN6XHbMZ/2nWc0ltyaa/LV75SxfgiabZ T9VaeM0uy+N742PLKtSxj0MoRoSNFEsWaX7wRThDPMwRZQhn7+RVYl3ByQR9H+1FEDJG nbLPVQLPZKCeWn8FvBls4rC/HQjzi9ZxuWHzE= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=3cOFMHmZpmHIYRU9r18NXLfCbNbo4ierx0/YI/TifWk=; b=bfJ5MTUzxRpZeBVLGS+yywCIuK3RZ29BtTqlJrCwEAdP/ZRFm/ETcK6hBM4b/+uE88 y6gx72J7tqxea00ZCC4+BuBbDzme8H0gmdM9TuoHxdBGnKXj5j8bYwA8E4EFyKKBBQR/ 9V6twie+80xQ4MXkIwK3pDv5o0NpNKS0KW9oWAIDB8+h4mqamnWr2wL/x22mKH3U9LQb rRD90sY1YCJDkJMLezICO2zVfawhME/mQz8qxa7kkocfTUzUPXnIqI+HQq2AFu5caqug NIigvqPhuxtFmcHudsazOiTvz+LBMSDu1jO3wi0bmTdK/UN/yjMy7a9AEsQMiH7wwXlK tavQ== X-Gm-Message-State: AJcUukd2GYdzq7L+tk1Y1USO1SyMWWl3FLU8fihcKJRa3ZmUEvWmzwnl YYyI/7nil5zBd28Sz2Vc2hvkC3sVWj8= X-Received: by 2002:a2e:612:: with SMTP id 18-v6mr32337301ljg.125.1549053698562; Fri, 01 Feb 2019 12:41:38 -0800 (PST) Received: from linux.local (c-ae7b71d5.014-348-6c756e10.bbcust.telenor.se. [213.113.123.174]) by smtp.gmail.com with ESMTPSA id v19sm1541468lfe.69.2019.02.01.12.41.37 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Fri, 01 Feb 2019 12:41:37 -0800 (PST) From: Linus Walleij To: linux-gpio@vger.kernel.org Cc: Bartosz Golaszewski , Linus Walleij , Imre Kaloz , Tim Harvey Subject: [PATCH 2/2 v2] gpio: Add a Gateworks PLD GPIO driver Date: Fri, 1 Feb 2019 21:41:31 +0100 Message-Id: <20190201204131.20368-1-linus.walleij@linaro.org> X-Mailer: git-send-email 2.20.1 MIME-Version: 1.0 Sender: linux-gpio-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-gpio@vger.kernel.org This adds a driver for Gateworks PLD GPIO, that exist in two instances on the Gateworks Cambria GW2358-4 router platform at least. Cc: Imre Kaloz Cc: Tim Harvey Signed-off-by: Linus Walleij --- ChangeLog v1->v2: - Use BIT() macro for bitshifted masks. - Use an u8 to keep track of the output value. - Use C99 comment style in the header. --- drivers/gpio/Kconfig | 7 ++ drivers/gpio/Makefile | 1 + drivers/gpio/gpio-gw-pld.c | 136 +++++++++++++++++++++++++++++++++++++ 3 files changed, 144 insertions(+) create mode 100644 drivers/gpio/gpio-gw-pld.c -- 2.20.1 diff --git a/drivers/gpio/Kconfig b/drivers/gpio/Kconfig index b5a2845347ec..699a8118c433 100644 --- a/drivers/gpio/Kconfig +++ b/drivers/gpio/Kconfig @@ -830,6 +830,13 @@ config GPIO_ADNP enough to represent all pins, but the driver will assume a register layout for 64 pins (8 registers). +config GPIO_GW_PLD + tristate "Gateworks PLD GPIO Expander" + depends on OF_GPIO + help + Say yes here to provide access to the Gateworks I2C PLD GPIO + Expander. This is used at least on the Cambria GW2358-4. + config GPIO_MAX7300 tristate "Maxim MAX7300 GPIO expander" select GPIO_MAX730X diff --git a/drivers/gpio/Makefile b/drivers/gpio/Makefile index 37628f8dbf70..0568bbe6fe68 100644 --- a/drivers/gpio/Makefile +++ b/drivers/gpio/Makefile @@ -55,6 +55,7 @@ obj-$(CONFIG_GPIO_FTGPIO010) += gpio-ftgpio010.o obj-$(CONFIG_GPIO_GE_FPGA) += gpio-ge.o obj-$(CONFIG_GPIO_GPIO_MM) += gpio-gpio-mm.o obj-$(CONFIG_GPIO_GRGPIO) += gpio-grgpio.o +obj-$(CONFIG_GPIO_GW_PLD) += gpio-gw-pld.o obj-$(CONFIG_GPIO_HLWD) += gpio-hlwd.o obj-$(CONFIG_HTC_EGPIO) += gpio-htc-egpio.o obj-$(CONFIG_GPIO_ICH) += gpio-ich.o diff --git a/drivers/gpio/gpio-gw-pld.c b/drivers/gpio/gpio-gw-pld.c new file mode 100644 index 000000000000..0f2b9f675266 --- /dev/null +++ b/drivers/gpio/gpio-gw-pld.c @@ -0,0 +1,136 @@ +// SPDX-License-Identifier: GPL-2.0+ +// +// Gateworks I2C PLD GPIO expander +// +// Copyright (C) 2019 Linus Walleij +// +// Based on code and know-how from the OpenWrt driver: +// Copyright (C) 2009 Gateworks Corporation +// Authors: Chris Lang, Imre Kaloz + +#include +#include +#include +#include +#include +#include + +/** + * struct gw_pld - State container for Gateworks PLD + * @chip: GPIO chip instance + * @client: I2C client + * @out: shadow register for the output bute + */ +struct gw_pld { + struct gpio_chip chip; + struct i2c_client *client; + u8 out; +}; + +/* + * The Gateworks I2C PLD chip only expose one read and one write register. + * Writing a "one" bit (to match the reset state) lets that pin be used as an + * input. It is an open-drain model. + */ +static int gw_pld_input8(struct gpio_chip *gc, unsigned offset) +{ + struct gw_pld *gw = gpiochip_get_data(gc); + + gw->out |= BIT(offset); + return i2c_smbus_write_byte(gw->client, gw->out); +} + +static int gw_pld_get8(struct gpio_chip *gc, unsigned offset) +{ + struct gw_pld *gw = gpiochip_get_data(gc); + s32 val; + + val = i2c_smbus_read_byte(gw->client); + + return (val < 0) ? 0 : !!(val & BIT(offset)); +} + +static int gw_pld_output8(struct gpio_chip *gc, unsigned offset, int value) +{ + struct gw_pld *gw = gpiochip_get_data(gc); + + if (value) + gw->out |= BIT(offset); + else + gw->out &= ~BIT(offset); + + return i2c_smbus_write_byte(gw->client, gw->out); +} + +static void gw_pld_set8(struct gpio_chip *gc, unsigned offset, int value) +{ + gw_pld_output8(gc, offset, value); +} + +static int gw_pld_probe(struct i2c_client *client, + const struct i2c_device_id *id) +{ + struct device *dev = &client->dev; + struct device_node *np = dev->of_node; + struct gw_pld *gw; + int ret; + + gw = devm_kzalloc(dev, sizeof(*gw), GFP_KERNEL); + if (!gw) + return -ENOMEM; + + gw->chip.base = -1; + gw->chip.can_sleep = true; + gw->chip.parent = dev; + gw->chip.of_node = np; + gw->chip.owner = THIS_MODULE; + gw->chip.label = dev_name(dev); + gw->chip.ngpio = 8; + gw->chip.direction_input = gw_pld_input8; + gw->chip.get = gw_pld_get8; + gw->chip.direction_output = gw_pld_output8; + gw->chip.set = gw_pld_set8; + gw->client = client; + + /* + * The Gateworks I2C PLD chip does not properly send the acknowledge + * bit at all times, but we can still use the standard i2c_smbus + * functions by simply ignoring this bit. + */ + client->flags |= I2C_M_IGNORE_NAK; + gw->out = 0xFF; + + i2c_set_clientdata(client, gw); + + ret = devm_gpiochip_add_data(dev, &gw->chip, gw); + if (ret) + return ret; + + dev_info(dev, "registered Gateworks PLD GPIO device\n"); + + return 0; +} + +static const struct i2c_device_id gw_pld_id[] = { + { "gw-pld", }, + { } +}; +MODULE_DEVICE_TABLE(i2c, gw_pld_id); + +static const struct of_device_id gw_pld_dt_ids[] = { + { .compatible = "gateworks,pld-gpio", }, +}; +MODULE_DEVICE_TABLE(of, gw_pld_dt_ids); + +static struct i2c_driver gw_pld_driver = { + .driver = { + .name = "gw_pld", + .of_match_table = gw_pld_dt_ids, + }, + .probe = gw_pld_probe, + .id_table = gw_pld_id, +}; +module_i2c_driver(gw_pld_driver); + +MODULE_LICENSE("GPL"); +MODULE_AUTHOR("Linus Walleij ");