From patchwork Wed Jul 8 09:30:15 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kishon Vijay Abraham I X-Patchwork-Id: 235057 Delivered-To: patch@linaro.org Received: by 2002:a92:d244:0:0:0:0:0 with SMTP id v4csp265322ilg; Wed, 8 Jul 2020 02:31:21 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyx8wM+/po9dhMnF35ofcl+Z2KEy+XptDKH/flAEa8fHI/krXHlk4ZIqMW56W3feG+tE3i9 X-Received: by 2002:aa7:dd10:: with SMTP id i16mr64436427edv.227.1594200680820; Wed, 08 Jul 2020 02:31:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594200680; cv=none; d=google.com; s=arc-20160816; b=IQHJCfsbcXfI4qC368lnuzb6AV8vETtQaKq6V2XsQnEMyY9vFqj/soa231nQ6mBJNq eDpL45H126DDbwqKjpWCU9oAB0Desqo/nx+GPVzV8/fzixXI+/lRXROJpWCpesqsUkzE hUapwfIxRoLLHxkfqgyTXN2v3aXtfEH9XwL/jtTAHbCk4uSpc7xAUVe0ZjxepeE488k8 M7foP42+6APXYHM6ihKGVrJDF3ucuzVkPwud3a2HyUkS9ulNG8Fftmq7WJsL19AP018I qq++2sqrX+su3GtngnZBhZ4RsIOYT+Fw+eHkJUvLNygnWmvv4DNDGx6SebZtkIIq6gC0 kx9w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=V5CpAZikPgA7e0e1YLq+ICNB6YOXd57BoX2naroTU7k=; b=1F7nKhux1YetczPEiTjgjp4QQAEiL1jTQ7reGxB5qVuYoYI1DUvRZkOCrl6AbgOgxu BWJ21GFF5L2R03guCMAcTJkibkbv8BPSd3yRvb9oEklYp29pXXFBWKeFWksHboxDv3Nn YleW5sd2IORzJPj3DIplC9TYqPYb8jmlfXpsOtdwdhq33UAuKvp+ZbDcIhLK4qzjQAmQ fKPwr6CbMRKs6/7JTzKNrEh9K6IkRrRVsBjchyh5NARveFzQzqwW0cjOqOKwNX+zPHMn ATR8Rxjt+SR4ncg4kfye3xzAFFRHfqd4pTU9uylgDbGme/R3aRQAHndQH3ZzUNfYpzBc DDNA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Oe6hFCga; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id eb10si22133992edb.410.2020.07.08.02.31.20; Wed, 08 Jul 2020 02:31:20 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Oe6hFCga; spf=pass (google.com: domain of linux-omap-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-omap-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728520AbgGHJbT (ORCPT + 4 others); Wed, 8 Jul 2020 05:31:19 -0400 Received: from lelv0143.ext.ti.com ([198.47.23.248]:59384 "EHLO lelv0143.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728500AbgGHJbS (ORCPT ); Wed, 8 Jul 2020 05:31:18 -0400 Received: from fllv0035.itg.ti.com ([10.64.41.0]) by lelv0143.ext.ti.com (8.15.2/8.15.2) with ESMTP id 0689V6A7103164; Wed, 8 Jul 2020 04:31:06 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1594200666; bh=V5CpAZikPgA7e0e1YLq+ICNB6YOXd57BoX2naroTU7k=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=Oe6hFCgaQtUPtS5FLRHQ+PQ4PWnkP/G+Exq2ZlwVz0xavYYyh4cIb4E89y0HT7fon VEeSfW/Lhc6OVSA5IrbwAUl9JjtRG0XffJtoa4xaeNvEXbkpHZ1uhC0o0+HwJlMYpL pvJ2YNDw3GBg1MZR1SD+k4bNFxNCQ0PHLDa0kSBU= Received: from DFLE104.ent.ti.com (dfle104.ent.ti.com [10.64.6.25]) by fllv0035.itg.ti.com (8.15.2/8.15.2) with ESMTP id 0689V6VO022795; Wed, 8 Jul 2020 04:31:06 -0500 Received: from DFLE104.ent.ti.com (10.64.6.25) by DFLE104.ent.ti.com (10.64.6.25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3; Wed, 8 Jul 2020 04:31:05 -0500 Received: from fllv0040.itg.ti.com (10.64.41.20) by DFLE104.ent.ti.com (10.64.6.25) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1979.3 via Frontend Transport; Wed, 8 Jul 2020 04:31:05 -0500 Received: from a0393678ub.india.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id 0689UJES098512; Wed, 8 Jul 2020 04:31:02 -0500 From: Kishon Vijay Abraham I To: Tom Joseph , Bjorn Helgaas , Rob Herring , Kishon Vijay Abraham I , Lorenzo Pieralisi , Arnd Bergmann CC: Greg Kroah-Hartman , , , , , Subject: [PATCH v6 11/14] dt-bindings: PCI: Add EP mode dt-bindings for TI's J721E SoC Date: Wed, 8 Jul 2020 15:00:15 +0530 Message-ID: <20200708093018.28474-12-kishon@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200708093018.28474-1-kishon@ti.com> References: <20200708093018.28474-1-kishon@ti.com> MIME-Version: 1.0 X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-omap-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-omap@vger.kernel.org Add PCIe EP mode dt-bindings for TI's J721E SoC. Signed-off-by: Kishon Vijay Abraham I Reviewed-by: Rob Herring --- .../bindings/pci/ti,j721e-pci-ep.yaml | 89 +++++++++++++++++++ 1 file changed, 89 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml -- 2.17.1 diff --git a/Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml b/Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml new file mode 100644 index 000000000000..c09d25b2c1b2 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml @@ -0,0 +1,89 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +# Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com/ +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/pci/ti,j721e-pci-ep.yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: TI J721E PCI EP (PCIe Wrapper) + +maintainers: + - Kishon Vijay Abraham I + +allOf: + - $ref: "cdns-pcie-ep.yaml#" + +properties: + compatible: + enum: + - ti,j721e-pcie-ep + + reg: + maxItems: 4 + + reg-names: + items: + - const: intd_cfg + - const: user_cfg + - const: reg + - const: mem + + ti,syscon-pcie-ctrl: + description: Phandle to the SYSCON entry required for configuring PCIe mode + and link speed. + allOf: + - $ref: /schemas/types.yaml#/definitions/phandle + + power-domains: + maxItems: 1 + + clocks: + maxItems: 1 + description: clock-specifier to represent input to the PCIe + + clock-names: + items: + - const: fck + + dma-coherent: + description: Indicates that the PCIe IP block can ensure the coherency + +required: + - compatible + - reg + - reg-names + - ti,syscon-pcie-ctrl + - max-link-speed + - num-lanes + - power-domains + - clocks + - clock-names + - cdns,max-outbound-regions + - dma-coherent + - max-functions + - phys + - phy-names + +examples: + - | + #include + + pcie0_ep: pcie-ep@d000000 { + compatible = "ti,j721e-pcie-ep"; + reg = <0x00 0x02900000 0x00 0x1000>, + <0x00 0x02907000 0x00 0x400>, + <0x00 0x0d000000 0x00 0x00800000>, + <0x00 0x10000000 0x00 0x08000000>; + reg-names = "intd_cfg", "user_cfg", "reg", "mem"; + ti,syscon-pcie-ctrl = <&pcie0_ctrl>; + max-link-speed = <3>; + num-lanes = <2>; + power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>; + clocks = <&k3_clks 239 1>; + clock-names = "fck"; + cdns,max-outbound-regions = <16>; + max-functions = /bits/ 8 <6>; + dma-coherent; + phys = <&serdes0_pcie_link>; + phy-names = "pcie-phy"; + };