From patchwork Fri Dec 4 02:54:55 2020 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Dmitry Baryshkov X-Patchwork-Id: 337705 Delivered-To: patch@linaro.org Received: by 2002:a92:5e16:0:0:0:0:0 with SMTP id s22csp817951ilb; Thu, 3 Dec 2020 18:56:43 -0800 (PST) X-Google-Smtp-Source: ABdhPJyVTr2xiCANXyad9ANWiycW5eIM1CvaN6/OyETbwLTftA9R13XxP7QRX0VxQHWd6axbo2MF X-Received: by 2002:a05:6402:b9a:: with SMTP id cf26mr165213edb.372.1607050603722; Thu, 03 Dec 2020 18:56:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1607050603; cv=none; d=google.com; s=arc-20160816; b=BKeqJHzMD5MYfrPgIghwMAp3HyBm9Uc3Jv+VcIcXLFSgWstmTbtAA7w/A0LjHpfWVs i6ze9kDXtRWfrFSsQ0Yvru052ejcewC6Gi1on+mGvrdUKPVRq+yeo/nNxNrQSgPOTgZU fnpzX9+QQMKncgr34fUHqLDgJQhQ4RLmMjhGumlFVIE0t8JwYWWjFZ30191BOSFFfZ7y fOMoJCxgsWtFFbdqyoNsBBhO0X7wPLBkmBOI6nxCH9/ucENrYC1e7V9DU7wlYSYh62Nl SHyR8IKXp1eYzdqaSCXbYW4FL4mE8VskxGQ6v3QL2tMJOxEYjt/HBlUzoPv6qbqNe8pW iSFA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=wSPG6layhSC30o3OnM7Qlvms5bw51mBSqqd8MBWO5aM=; b=ViLWEuqGLye1hCEkvusbMkOJ02LuDzk6jCN4DmKiJAl2P1gmVcgxpDDtVQQMN0ZfnD WTbYWwNp6BYTu7065qhpAehq3ezJJptsFdp89uzZ3c76wUZnXLHu3OeEgrr6hzNh/IVa Y9iapdNOoWCj84p7+r9NU/h6JZTy/FipoUBZNNb0O5hW0f8zsr+OvGbsM+w9DSUtKGAX mN9GDfmYEqEYQxue9IpxCYcIS3JbBRHaF6rbgo00ZMW7IGhcq6m0UxqLOgP+V40odIcR WUaub1TzDSZniy5B13lWfNYtrhP/DRjaQcvhlSscVaO8IjDssGmEvyau3rocLBPsrWNP 1bVw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=SxKIva09; spf=pass (google.com: domain of linux-pm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-pm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id a13si2202619edq.317.2020.12.03.18.56.43; Thu, 03 Dec 2020 18:56:43 -0800 (PST) Received-SPF: pass (google.com: domain of linux-pm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=SxKIva09; spf=pass (google.com: domain of linux-pm-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-pm-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726865AbgLDC4G (ORCPT + 8 others); Thu, 3 Dec 2020 21:56:06 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:43256 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726198AbgLDC4G (ORCPT ); Thu, 3 Dec 2020 21:56:06 -0500 Received: from mail-lf1-x142.google.com (mail-lf1-x142.google.com [IPv6:2a00:1450:4864:20::142]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D8F05C061A54 for ; Thu, 3 Dec 2020 18:55:19 -0800 (PST) Received: by mail-lf1-x142.google.com with SMTP id t6so5686888lfl.13 for ; Thu, 03 Dec 2020 18:55:19 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=wSPG6layhSC30o3OnM7Qlvms5bw51mBSqqd8MBWO5aM=; b=SxKIva09BEHIkD7j2ZWnyzULflNyhkZXWLuhiT8/CslASPc2N3qMy5sNDYLiRhfDCY 6OfvP7jxd2p2fRFaXrNMuKQ13AbnERsAsPorChQ+BNF7OQVwn97a/dLbzADaDkJHMn1C 0r7dyAOZYME/WDEHTJloU3nqqcANH7dMDefLj8yiKX+531oL8kwi7Yd2QvSxMag/nU76 kCyEXAG60OLrAr3MwcmffIvjbz5Fb0PooOSMcW1/RlWbpB9CxIQpUdYjxSwVj2wsBFpp +RKwV4ZDQBWN9tNGlUr/b6WzV6dxArDxHCNKtB+e23oQmf4EqfNrFr9bkVwUcOh5CM1d lj8Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=wSPG6layhSC30o3OnM7Qlvms5bw51mBSqqd8MBWO5aM=; b=RT9zopFHU8mLkl6IVTOgCoLMXVe4/gIxohSukYi7WwMMDzl5j2bUI0VfFTI0IWvm6x urMfQk4qWwHThYDUO6hu86p1sdAzXBolpU7iJNALOmqqGlonT3FXCbgzAfRCnR3hqOPW yVzCFIdeg8QiWYZ/dKOyeNmZMsGyqECFmEXHdo72rNlktIEGBagQJl0onlngPckVedwP WwBhWcPUjFawnjSZBg7aETwjgVRA3LdHIr5zQrxqc8vzcg8EtiYvIwUNEXSkqFOB1iVx Dp3YDTyzyJ4jJdVbwPccVeaEZ0G77XGDYSbMaNVhjYNl/ad8Fa9xLVb0KNFiNae+Moc0 rDng== X-Gm-Message-State: AOAM532kKGZQ1VmoQ/rw4JbQtfLw4U6LTqm58RWgHmfT3kaXVz2/0OW1 RTLg86yYphHcBTH8UG1UAvx6OA== X-Received: by 2002:a05:6512:3047:: with SMTP id b7mr2357015lfb.210.1607050518325; Thu, 03 Dec 2020 18:55:18 -0800 (PST) Received: from eriador.lumag.spb.ru ([188.162.64.117]) by smtp.gmail.com with ESMTPSA id b8sm1131667ljo.68.2020.12.03.18.55.16 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Dec 2020 18:55:17 -0800 (PST) From: Dmitry Baryshkov To: Andy Gross , Bjorn Andersson , Rob Herring , Zhang Rui , Daniel Lezcano , Amit Kucheria , Jonathan Cameron , Hartmut Knaack , Lars-Peter Clausen , Peter Meerwald-Stadler Cc: linux-arm-msm@vger.kernel.org, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-iio@vger.kernel.org, Manivannan Sadhasivam , Jishnu Prakash , Rob Herring Subject: [PATCH v10 01/15] dt-bindings: thermal: qcom: add adc-thermal monitor bindings Date: Fri, 4 Dec 2020 05:54:55 +0300 Message-Id: <20201204025509.1075506-2-dmitry.baryshkov@linaro.org> X-Mailer: git-send-email 2.29.2 In-Reply-To: <20201204025509.1075506-1-dmitry.baryshkov@linaro.org> References: <20201204025509.1075506-1-dmitry.baryshkov@linaro.org> MIME-Version: 1.0 Precedence: bulk List-ID: X-Mailing-List: linux-pm@vger.kernel.org Add bindings for thermal monitor, part of Qualcomm PMIC5 chips. It is a close counterpart of VADC part of those PMICs. Signed-off-by: Dmitry Baryshkov Reviewed-by: Rob Herring --- .../bindings/thermal/qcom-spmi-adc-tm5.yaml | 154 ++++++++++++++++++ 1 file changed, 154 insertions(+) create mode 100644 Documentation/devicetree/bindings/thermal/qcom-spmi-adc-tm5.yaml -- 2.29.2 diff --git a/Documentation/devicetree/bindings/thermal/qcom-spmi-adc-tm5.yaml b/Documentation/devicetree/bindings/thermal/qcom-spmi-adc-tm5.yaml new file mode 100644 index 000000000000..9da2b349030d --- /dev/null +++ b/Documentation/devicetree/bindings/thermal/qcom-spmi-adc-tm5.yaml @@ -0,0 +1,154 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/thermal/qcom-spmi-adc-tm5.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm's SPMI PMIC ADC Thermal Monitoring +maintainers: + - Dmitry Baryshkov + +properties: + compatible: + const: qcom,spmi-adc-tm5 + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + "#thermal-sensor-cells": + const: 1 + description: + Number of cells required to uniquely identify the thermal sensors. Since + we have multiple sensors this is set to 1 + + "#address-cells": + const: 1 + + "#size-cells": + const: 0 + + qcom,avg-samples: + $ref: /schemas/types.yaml#/definitions/uint32 + description: Number of samples to be used for measurement. + enum: + - 1 + - 2 + - 4 + - 8 + - 16 + default: 1 + + qcom,decimation: + $ref: /schemas/types.yaml#/definitions/uint32 + description: This parameter is used to decrease ADC sampling rate. + Quicker measurements can be made by reducing decimation ratio. + enum: + - 250 + - 420 + - 840 + default: 840 + +patternProperties: + "^([-a-z0-9]*)@[0-7]$": + type: object + description: + Represent one thermal sensor. + + properties: + reg: + $ref: /schemas/types.yaml#/definitions/uint32 + description: Specify the sensor channel. There are 8 channels in PMIC5's ADC TM + minimum: 0 + maximum: 7 + + io-channels: + description: + From common IIO binding. Used to pipe PMIC ADC channel to thermal monitor + + qcom,ratiometric: + $ref: /schemas/types.yaml#/definitions/flag + description: + Channel calibration type. + If this property is specified VADC will use the VDD reference + (1.875V) and GND for channel calibration. If property is not found, + channel will be calibrated with 0V and 1.25V reference channels, + also known as absolute calibration. + + qcom,hw-settle-time-us: + $ref: /schemas/types.yaml#/definitions/uint32 + description: Time between AMUX getting configured and the ADC starting conversion. + enum: [15, 100, 200, 300, 400, 500, 600, 700, 1000, 2000, 4000, 8000, 16000, 32000, 64000, 128000] + + qcom,pre-scaling: + $ref: /schemas/types.yaml#/definitions/uint32-array + description: Used for scaling the channel input signal before the + signal is fed to VADC. The configuration for this node is to know the + pre-determined ratio and use it for post scaling. It is a pair of + integers, denoting the numerator and denominator of the fraction by + which input signal is multiplied. For example, <1 3> indicates the + signal is scaled down to 1/3 of its value before ADC measurement. If + property is not found default value depending on chip will be used. + items: + - const: 1 + - enum: [ 1, 3, 4, 6, 20, 8, 10 ] + + required: + - reg + - io-channels + + additionalProperties: + false + +required: + - compatible + - reg + - interrupts + - "#address-cells" + - "#size-cells" + - "#thermal-sensor-cells" + +additionalProperties: false + +examples: + - | + #include + #include + spmi_bus { + #address-cells = <1>; + #size-cells = <0>; + pm8150b_adc: adc@3100 { + reg = <0x3100>; + compatible = "qcom,spmi-adc5"; + #address-cells = <1>; + #size-cells = <0>; + #io-channel-cells = <1>; + io-channel-ranges; + + /* Other propreties are omitted */ + conn-therm@4f { + reg = ; + qcom,ratiometric; + qcom,hw-settle-time = <200>; + }; + }; + + pm8150b_adc_tm: adc-tm@3500 { + compatible = "qcom,spmi-adc-tm5"; + reg = <0x3500>; + interrupts = <0x2 0x35 0x0 IRQ_TYPE_EDGE_RISING>; + #thermal-sensor-cells = <1>; + #address-cells = <1>; + #size-cells = <0>; + + conn-therm@0 { + reg = <0>; + io-channels = <&pm8150b_adc ADC5_AMUX_THM3_100K_PU>; + qcom,ratiometric; + qcom,hw-settle-time-us = <200>; + }; + }; + }; +...