Message ID | 20240703035735.2182165-18-quic_tengfan@quicinc.com |
---|---|
State | Superseded |
Headers | show
Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EE0A813C670; Wed, 3 Jul 2024 04:06:42 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1719979604; cv=none; b=TH8WYxQyFZ6xCaPWsX9mt60sUZIZ7d3g1qWRi1dJoLf53C89hKsz0sdtL6ARCrNzvutwOeoXNAi15NXLwswZUsYRu+soOYg82I6fL2G6+judh+JwDC4MGZ1FmJe0HLEjRsuMQZtdpQeF7S7vo375lS5iVZmQkUlFjo3tDVy52zM= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1719979604; c=relaxed/simple; bh=5zC7Ky9vZSC3Wz7Xdwp9c0lCltO7xFnejk9ltczBWlw=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=QzQ9qj3ZlMN1mRjwahNvt00fw5RHc8gwxnsJK6c53mkmCie8iEpDkTaY1ZQepYFRdsivrHZ/MuyNBpxmOLbJc55BavJsZtXIgyIMj3giRBwO4Kl1bhz4/dty5EsUrDa7v2ytkTjXr9miuxJdVh073OiWL3TjYyLSYkxZO8Qz4Io= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=b8qaNrUD; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="b8qaNrUD" Received: from pps.filterd (m0279864.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 462M8LCs015335; Wed, 3 Jul 2024 04:04:14 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= oax5FVpyl2PYH3FnHapHlBUa2ipBr6ug3jbTV2BlBRI=; b=b8qaNrUDRjMqoFhT 2ejt1eiDtbgnEf7BDVTZobQDcRNYUx7CwzIetEh2VecSj0vrpuj2m6DU2EnyU5v0 WI/D2nUAJCKtwGJ0QZ1fmrfoy6a+4ovzKlP4JDYB6rPz8Hnsv11NAtwhVajfuZvI DXKbHhs/IIEq4XfgsX7Zyf2Hgvfn5Ud8M+82p1Xzav+2qnQRKHzuc2W+iR9ExOre mnKu53kZ8IPS9rFqkjpsgyTAkaILaOVfrTsgdwOhTaqg3PSk87P+A3zYJWME5HI1 otr88QpJdhoJHsafsrLs0wctdJ4QgYsayEkOgWVLqLtR86dooZW4nLCiN8ZusTqj Eh31uA== Received: from nalasppmta04.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 402bejsy08-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 03 Jul 2024 04:04:14 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA04.qualcomm.com (8.17.1.19/8.17.1.19) with ESMTPS id 46344DSn013836 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 3 Jul 2024 04:04:13 GMT Received: from tengfan-gv.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.9; Tue, 2 Jul 2024 21:03:51 -0700 From: Tengfei Fan <quic_tengfan@quicinc.com> To: <andersson@kernel.org>, <konrad.dybcio@linaro.org>, <robh@kernel.org>, <krzk+dt@kernel.org>, <conor+dt@kernel.org>, <djakov@kernel.org>, <mturquette@baylibre.com>, <sboyd@kernel.org>, <jassisinghbrar@gmail.com>, <herbert@gondor.apana.org.au>, <davem@davemloft.net>, <manivannan.sadhasivam@linaro.org>, <will@kernel.org>, <joro@8bytes.org>, <conor@kernel.org>, <tglx@linutronix.de>, <amitk@kernel.org>, <thara.gopinath@gmail.com>, <linus.walleij@linaro.org>, <wim@linux-watchdog.org>, <linux@roeck-us.net>, <rafael@kernel.org>, <viresh.kumar@linaro.org>, <vkoul@kernel.org>, <edumazet@google.com>, <kuba@kernel.org>, <pabeni@redhat.com>, <mcoquelin.stm32@gmail.com> CC: <robimarko@gmail.com>, <quic_gurus@quicinc.com>, <bartosz.golaszewski@linaro.org>, <kishon@kernel.org>, <quic_wcheng@quicinc.com>, <alim.akhtar@samsung.com>, <avri.altman@wdc.com>, <bvanassche@acm.org>, <agross@kernel.org>, <gregkh@linuxfoundation.org>, <quic_tdas@quicinc.com>, <robin.murphy@arm.com>, <daniel.lezcano@linaro.org>, <rui.zhang@intel.com>, <lukasz.luba@arm.com>, <quic_rjendra@quicinc.com>, <ulf.hansson@linaro.org>, <quic_sibis@quicinc.com>, <otto.pflueger@abscue.de>, <quic_rohiagar@quicinc.com>, <luca@z3ntu.xyz>, <neil.armstrong@linaro.org>, <abel.vesa@linaro.org>, <bhupesh.sharma@linaro.org>, <alexandre.torgue@foss.st.com>, <peppe.cavallaro@st.com>, <joabreu@synopsys.com>, <netdev@vger.kernel.org>, <lpieralisi@kernel.org>, <kw@linux.com>, <bhelgaas@google.com>, <ahalaney@redhat.com>, <krzysztof.kozlowski@linaro.org>, <u.kleine-koenig@pengutronix.de>, <dmitry.baryshkov@linaro.org>, <quic_cang@quicinc.com>, <danila@jiaxyga.com>, <quic_nitirawa@quicinc.com>, <mantas@8devices.com>, <athierry@redhat.com>, <quic_kbajaj@quicinc.com>, <quic_bjorande@quicinc.com>, <quic_msarkar@quicinc.com>, <quic_devipriy@quicinc.com>, <quic_tsoni@quicinc.com>, <quic_rgottimu@quicinc.com>, <quic_shashim@quicinc.com>, <quic_kaushalk@quicinc.com>, <quic_tingweiz@quicinc.com>, <quic_aiquny@quicinc.com>, <srinivas.kandagatla@linaro.org>, <linux-arm-msm@vger.kernel.org>, <devicetree@vger.kernel.org>, <linux-kernel@vger.kernel.org>, <linux-pm@vger.kernel.org>, <linux-clk@vger.kernel.org>, <linux-phy@lists.infradead.org>, <linux-crypto@vger.kernel.org>, <linux-scsi@vger.kernel.org>, <linux-usb@vger.kernel.org>, <linux-arm-kernel@lists.infradead.org>, <iommu@lists.linux.dev>, <linux-riscv@lists.infradead.org>, <linux-gpio@vger.kernel.org>, <linux-watchdog@vger.kernel.org>, <linux-pci@vger.kernel.org>, <linux-stm32@st-md-mailman.stormreply.com>, <kernel@quicinc.com>, Tengfei Fan <quic_tengfan@quicinc.com> Subject: [PATCH 17/47] dt-bindings: arm-smmu: Document QCS9100 GPU SMMU Date: Wed, 3 Jul 2024 11:57:05 +0800 Message-ID: <20240703035735.2182165-18-quic_tengfan@quicinc.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240703035735.2182165-1-quic_tengfan@quicinc.com> References: <20240703025850.2172008-1-quic_tengfan@quicinc.com> <20240703035735.2182165-1-quic_tengfan@quicinc.com> Precedence: bulk X-Mailing-List: linux-watchdog@vger.kernel.org List-Id: <linux-watchdog.vger.kernel.org> List-Subscribe: <mailto:linux-watchdog+subscribe@vger.kernel.org> List-Unsubscribe: <mailto:linux-watchdog+unsubscribe@vger.kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: k6FWnGH74oSXbRji8w2FbfcrJgGBeXG6 X-Proofpoint-ORIG-GUID: k6FWnGH74oSXbRji8w2FbfcrJgGBeXG6 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.28.16 definitions=2024-07-02_18,2024-07-02_02,2024-05-17_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 phishscore=0 mlxlogscore=988 impostorscore=0 spamscore=0 clxscore=1015 mlxscore=0 suspectscore=0 bulkscore=0 adultscore=0 lowpriorityscore=0 malwarescore=0 priorityscore=1501 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2406140001 definitions=main-2407030028 |
Series |
arm64: qcom: dts: add QCS9100 support
|
expand
|
diff --git a/Documentation/devicetree/bindings/iommu/arm,smmu.yaml b/Documentation/devicetree/bindings/iommu/arm,smmu.yaml index 5c130cf06a21..82b7e1d40ce0 100644 --- a/Documentation/devicetree/bindings/iommu/arm,smmu.yaml +++ b/Documentation/devicetree/bindings/iommu/arm,smmu.yaml @@ -36,6 +36,7 @@ properties: items: - enum: - qcom,qcm2290-smmu-500 + - qcom,qcs9100-smmu-500 - qcom,qdu1000-smmu-500 - qcom,sa8775p-smmu-500 - qcom,sc7180-smmu-500 @@ -84,6 +85,7 @@ properties: items: - enum: - qcom,qcm2290-smmu-500 + - qcom,qcs9100-smmu-500 - qcom,sa8775p-smmu-500 - qcom,sc7280-smmu-500 - qcom,sc8280xp-smmu-500 @@ -385,6 +387,7 @@ allOf: compatible: contains: enum: + - qcom,qcs9100-smmu-500 - qcom,sa8775p-smmu-500 - qcom,sc7280-smmu-500 - qcom,sc8280xp-smmu-500
Document the GPU SMMU found on the QCS9100 platform. Signed-off-by: Tengfei Fan <quic_tengfan@quicinc.com> --- Documentation/devicetree/bindings/iommu/arm,smmu.yaml | 3 +++ 1 file changed, 3 insertions(+)