From patchwork Thu Dec 12 02:02:17 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Kunihiko Hayashi X-Patchwork-Id: 181382 Delivered-To: patch@linaro.org Received: by 2002:a92:3001:0:0:0:0:0 with SMTP id x1csp295376ile; Wed, 11 Dec 2019 18:02:32 -0800 (PST) X-Google-Smtp-Source: APXvYqyMsyKDka6PQ3c4K2sA3NhzJo9Y/5ACfnJWKqmmxM40459aO76mvuGEoVOBPwVcg9n3CBVF X-Received: by 2002:a9d:624e:: with SMTP id i14mr5333045otk.371.1576116152780; Wed, 11 Dec 2019 18:02:32 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1576116152; cv=none; d=google.com; s=arc-20160816; b=JHRPVDIgcoMOpsA1I5SY1FBQGOvnUi/Ls3MsX/MjDaj4FmgxBewQivvTz56kv6yDSr LAc2YlxxS1vLlw1kGz4Yt/rcDA0U/OfkJtVLSCGsLvlVadpzMOa7Ct9r9sade+VXSUex z17P+swPFRXL6O5P2lIEvLtS46EIT1mKo0vc/hFoub90T5KfYCA1W3rM+S8chvOOQRA0 1XV6UDFKC27ZH+TjRFOZXDK+Ct0/3QrnrzNypehJVZmbwpTByTTk8hLc2+tCkTPLKjtt VRgPbMz87cwKmRumS35rkcJm/dlNcysMYee9msm2zl0A7fV9sykvF6WRIZkrdMOoSor6 Tyuw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=z8c7FrBtGTQCwxpU3znQ2V2v0FxOY7LmKWiCpt/AN1k=; b=OaslE7sZZa5JgUDUUxnIBiqYMPZrXVU3tzexTNpUzev5yyzLZLKo+4MYTREKGxcaHF txksk2WUduJf45Iy4FDVehOHQN7temNtl4K2vlOzgGoCEePJ9zTdufHn9aWhESz9gHsT XpvBjWbf1u3hoP9FiiGPP9gm61ii58m78XEHtsa5mtGBCqqZsQg2p4cFqv2fgzAO47ZG /nUJlk79YEEYj9Bvn1dFF4weRXEbHPAgWUYYFZ4Hhxf7G7EubBh1HxM+2IMhk7KH+SVS W3+i3SwRTqRpTvCErixrsWP+rS/JiFO6Gfx/mBlCbntibwFKfk8e3Lai/wNEes7Q/PIt un3Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 7si3292248otk.79.2019.12.11.18.02.32; Wed, 11 Dec 2019 18:02:32 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727722AbfLLCCb (ORCPT + 27 others); Wed, 11 Dec 2019 21:02:31 -0500 Received: from mx.socionext.com ([202.248.49.38]:58683 "EHLO mx.socionext.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727681AbfLLCC2 (ORCPT ); Wed, 11 Dec 2019 21:02:28 -0500 Received: from unknown (HELO kinkan-ex.css.socionext.com) ([172.31.9.52]) by mx.socionext.com with ESMTP; 12 Dec 2019 11:02:26 +0900 Received: from mail.mfilter.local (m-filter-1 [10.213.24.61]) by kinkan-ex.css.socionext.com (Postfix) with ESMTP id 5E11A180B6B; Thu, 12 Dec 2019 11:02:26 +0900 (JST) Received: from 172.31.9.51 (172.31.9.51) by m-FILTER with ESMTP; Thu, 12 Dec 2019 11:02:57 +0900 Received: from plum.e01.socionext.com (unknown [10.213.132.32]) by kinkan.css.socionext.com (Postfix) with ESMTP id F068F1A0006; Thu, 12 Dec 2019 11:02:25 +0900 (JST) From: Kunihiko Hayashi To: Bjorn Helgaas , Lorenzo Pieralisi , Andrew Murray , Masahiro Yamada , Rob Herring , Mark Rutland Cc: linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Masami Hiramatsu , Jassi Brar , Kunihiko Hayashi Subject: [PATCH 1/2] dt-bindings: PCI: Add UniPhier PCIe endpoint controller description Date: Thu, 12 Dec 2019 11:02:17 +0900 Message-Id: <1576116138-16501-2-git-send-email-hayashi.kunihiko@socionext.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1576116138-16501-1-git-send-email-hayashi.kunihiko@socionext.com> References: <1576116138-16501-1-git-send-email-hayashi.kunihiko@socionext.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add DT bindings for PCIe controller implemented in UniPhier SoCs when configured in endpoint mode. This controller is based on the DesignWare PCIe core. Signed-off-by: Kunihiko Hayashi --- .../devicetree/bindings/pci/uniphier-pcie-ep.txt | 47 ++++++++++++++++++++++ MAINTAINERS | 2 +- 2 files changed, 48 insertions(+), 1 deletion(-) create mode 100644 Documentation/devicetree/bindings/pci/uniphier-pcie-ep.txt -- 2.7.4 diff --git a/Documentation/devicetree/bindings/pci/uniphier-pcie-ep.txt b/Documentation/devicetree/bindings/pci/uniphier-pcie-ep.txt new file mode 100644 index 00000000..56cb891 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/uniphier-pcie-ep.txt @@ -0,0 +1,47 @@ +Socionext UniPhier PCIe endpoint controller bindings + +This describes the devicetree bindings for PCIe endpoint controller +implemented on Socionext UniPhier SoCs. + +UniPhier PCIe endpoint controller is based on the Synopsys DesignWare +PCI core. It shares common functions with the PCIe DesignWare core driver +and inherits common properties defined in +Documentation/devicetree/bindings/pci/designware-pcie.txt. + +Required properties: +- compatible: Should be + "socionext,uniphier-pro5-pcie-ep" for Pro5 SoC +- reg: Specifies offset and length of the register set for the device. + According to the reg-names, appropriate register sets are required. +- reg-names: Must include the following entries: + "dbi" - controller configuration registers + "dbi2" - controller configuration registers for shadow + "link" - SoC-specific glue layer registers + "addr_space" - PCIe configuration space +- clocks: A phandle to the clock gate for PCIe glue layer including + the endpoint controller. +- resets: A phandle to the reset line for PCIe glue layer including + the endpoint controller. + +Optional properties: +- phys: A phandle to generic PCIe PHY. According to the phy-names, appropriate + phys are required. +- phy-names: Must be "pcie-phy". + +Example: + + pcie_ep: pcie-ep@66000000 { + compatible = "socionext,uniphier-pro5-pcie-ep", + "snps,dw-pcie-ep"; + status = "disabled"; + reg-names = "dbi", "dbi2", "link", "addr_space"; + reg = <0x66000000 0x1000>, <0x66001000 0x1000>, + <0x66010000 0x10000>, <0x67000000 0x400000>; + clocks = <&sys_clk 24>; + resets = <&sys_rst 24>; + num-ib-windows = <16>; + num-ob-windows = <16>; + num-lanes = <4>; + phy-names = "pcie-phy"; + phys = <&pcie_phy>; + }; diff --git a/MAINTAINERS b/MAINTAINERS index 9d3a5c5..4b6ec28 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -12694,7 +12694,7 @@ PCIE DRIVER FOR SOCIONEXT UNIPHIER M: Kunihiko Hayashi L: linux-pci@vger.kernel.org S: Maintained -F: Documentation/devicetree/bindings/pci/uniphier-pcie.txt +F: Documentation/devicetree/bindings/pci/uniphier-pcie*.txt F: drivers/pci/controller/dwc/pcie-uniphier.c PCIE DRIVER FOR ST SPEAR13XX