diff mbox series

pinctrl: qcom: Pass irqchip when adding gpiochip

Message ID 20190724083828.7496-1-linus.walleij@linaro.org
State Accepted
Commit 0ce242ad2ec17ddab1e3e3185b33c78f70df080a
Headers show
Series pinctrl: qcom: Pass irqchip when adding gpiochip | expand

Commit Message

Linus Walleij July 24, 2019, 8:38 a.m. UTC
We need to convert all old gpio irqchips to pass the irqchip
setup along when adding the gpio_chip.

For chained irqchips this is a pretty straight-forward
conversion.

Cc: Bjorn Andersson <bjorn.andersson@linaro.org>
Cc: Thierry Reding <treding@nvidia.com>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>

---
 drivers/pinctrl/qcom/pinctrl-msm.c | 27 +++++++++++++--------------
 1 file changed, 13 insertions(+), 14 deletions(-)

-- 
2.21.0

Comments

Bjorn Andersson July 24, 2019, 8 p.m. UTC | #1
On Wed 24 Jul 01:38 PDT 2019, Linus Walleij wrote:

> We need to convert all old gpio irqchips to pass the irqchip

> setup along when adding the gpio_chip.


Could you please elaborate on why we have this need?

> 

> For chained irqchips this is a pretty straight-forward

> conversion.

> 

> Cc: Bjorn Andersson <bjorn.andersson@linaro.org>

> Cc: Thierry Reding <treding@nvidia.com>

> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>

> ---

>  drivers/pinctrl/qcom/pinctrl-msm.c | 27 +++++++++++++--------------

>  1 file changed, 13 insertions(+), 14 deletions(-)

> 

> diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c

> index 7f35c196bb3e..73062e329f6f 100644

> --- a/drivers/pinctrl/qcom/pinctrl-msm.c

> +++ b/drivers/pinctrl/qcom/pinctrl-msm.c

> @@ -1002,6 +1002,7 @@ static bool msm_gpio_needs_valid_mask(struct msm_pinctrl *pctrl)

>  static int msm_gpio_init(struct msm_pinctrl *pctrl)

>  {

>  	struct gpio_chip *chip;

> +	struct gpio_irq_chip *girq;

>  	int ret;

>  	unsigned ngpio = pctrl->soc->ngpios;

>  

> @@ -1027,6 +1028,18 @@ static int msm_gpio_init(struct msm_pinctrl *pctrl)

>  	pctrl->irq_chip.irq_request_resources = msm_gpio_irq_reqres;

>  	pctrl->irq_chip.irq_release_resources = msm_gpio_irq_relres;

>  

> +	girq = &chip->irq;

> +	girq->chip = &pctrl->irq_chip;

> +	girq->parent_handler = msm_gpio_irq_handler;

> +	girq->num_parents = 1;

> +	girq->parents = devm_kcalloc(pctrl->dev, 1, sizeof(*girq->parents),

> +				     GFP_KERNEL);

> +	if (!girq->parents)

> +		return -ENOMEM;

> +	girq->default_type = IRQ_TYPE_NONE;

> +	girq->handler = handle_bad_irq;


It's been a while since i poked at this, but I think it's fine to change
this from handle_edge_irq to handle_bad_irq.


So this change does looks like a nice cleanup to me, but adding Lina wrt
her PDC integration patch series.

Reviewed-by: Bjorn Andersson <bjorn.andersson@linaro.org>


Regards,
Bjorn

> +	girq->parents[0] = pctrl->irq;

> +

>  	ret = gpiochip_add_data(&pctrl->chip, pctrl);

>  	if (ret) {

>  		dev_err(pctrl->dev, "Failed register gpiochip\n");

> @@ -1053,20 +1066,6 @@ static int msm_gpio_init(struct msm_pinctrl *pctrl)

>  		}

>  	}

>  

> -	ret = gpiochip_irqchip_add(chip,

> -				   &pctrl->irq_chip,

> -				   0,

> -				   handle_edge_irq,

> -				   IRQ_TYPE_NONE);

> -	if (ret) {

> -		dev_err(pctrl->dev, "Failed to add irqchip to gpiochip\n");

> -		gpiochip_remove(&pctrl->chip);

> -		return -ENOSYS;

> -	}

> -

> -	gpiochip_set_chained_irqchip(chip, &pctrl->irq_chip, pctrl->irq,

> -				     msm_gpio_irq_handler);

> -

>  	return 0;

>  }

>  

> -- 

> 2.21.0

>
Lina Iyer July 25, 2019, 3:16 p.m. UTC | #2
On Wed, Jul 24 2019 at 14:00 -0600, Bjorn Andersson wrote:
>On Wed 24 Jul 01:38 PDT 2019, Linus Walleij wrote:

>

>> We need to convert all old gpio irqchips to pass the irqchip

>> setup along when adding the gpio_chip.

>

>Could you please elaborate on why we have this need?

>

>>

>> For chained irqchips this is a pretty straight-forward

>> conversion.

>>

>> Cc: Bjorn Andersson <bjorn.andersson@linaro.org>

>> Cc: Thierry Reding <treding@nvidia.com>

>> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>

>> ---

>>  drivers/pinctrl/qcom/pinctrl-msm.c | 27 +++++++++++++--------------

>>  1 file changed, 13 insertions(+), 14 deletions(-)

>>

>> diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c

>> index 7f35c196bb3e..73062e329f6f 100644

>> --- a/drivers/pinctrl/qcom/pinctrl-msm.c

>> +++ b/drivers/pinctrl/qcom/pinctrl-msm.c

>> @@ -1002,6 +1002,7 @@ static bool msm_gpio_needs_valid_mask(struct msm_pinctrl *pctrl)

>>  static int msm_gpio_init(struct msm_pinctrl *pctrl)

>>  {

>>  	struct gpio_chip *chip;

>> +	struct gpio_irq_chip *girq;

>>  	int ret;

>>  	unsigned ngpio = pctrl->soc->ngpios;

>>

>> @@ -1027,6 +1028,18 @@ static int msm_gpio_init(struct msm_pinctrl *pctrl)

>>  	pctrl->irq_chip.irq_request_resources = msm_gpio_irq_reqres;

>>  	pctrl->irq_chip.irq_release_resources = msm_gpio_irq_relres;

>>

>> +	girq = &chip->irq;

>> +	girq->chip = &pctrl->irq_chip;

>> +	girq->parent_handler = msm_gpio_irq_handler;

>> +	girq->num_parents = 1;

>> +	girq->parents = devm_kcalloc(pctrl->dev, 1, sizeof(*girq->parents),

>> +				     GFP_KERNEL);

>> +	if (!girq->parents)

>> +		return -ENOMEM;

>> +	girq->default_type = IRQ_TYPE_NONE;

>> +	girq->handler = handle_bad_irq;

>

>It's been a while since i poked at this, but I think it's fine to change

>this from handle_edge_irq to handle_bad_irq.

>

>

>So this change does looks like a nice cleanup to me, but adding Lina wrt

>her PDC integration patch series.

>

Thanks Bjorn.
I had something similar in mind [1] as part of my series reworked on top
of Linus's GPIO hierarchy series. This patch is not far from it.

Thanks,
Lina

[1].
https://github.com/i-lina/linux/commit/f88c3fca1739eebdd8111d9baeaf048c9f957473

>Reviewed-by: Bjorn Andersson <bjorn.andersson@linaro.org>

>

>Regards,

>Bjorn

>

>> +	girq->parents[0] = pctrl->irq;

>> +

>>  	ret = gpiochip_add_data(&pctrl->chip, pctrl);

>>  	if (ret) {

>>  		dev_err(pctrl->dev, "Failed register gpiochip\n");

>> @@ -1053,20 +1066,6 @@ static int msm_gpio_init(struct msm_pinctrl *pctrl)

>>  		}

>>  	}

>>

>> -	ret = gpiochip_irqchip_add(chip,

>> -				   &pctrl->irq_chip,

>> -				   0,

>> -				   handle_edge_irq,

>> -				   IRQ_TYPE_NONE);

>> -	if (ret) {

>> -		dev_err(pctrl->dev, "Failed to add irqchip to gpiochip\n");

>> -		gpiochip_remove(&pctrl->chip);

>> -		return -ENOSYS;

>> -	}

>> -

>> -	gpiochip_set_chained_irqchip(chip, &pctrl->irq_chip, pctrl->irq,

>> -				     msm_gpio_irq_handler);

>> -

>>  	return 0;

>>  }

>>

>> --

>> 2.21.0

>>
Linus Walleij July 28, 2019, 10:38 p.m. UTC | #3
On Wed, Jul 24, 2019 at 9:58 PM Bjorn Andersson
<bjorn.andersson@linaro.org> wrote:
> On Wed 24 Jul 01:38 PDT 2019, Linus Walleij wrote:

>

> > We need to convert all old gpio irqchips to pass the irqchip

> > setup along when adding the gpio_chip.

>

> Could you please elaborate on why we have this need?


We have two codepaths inside gpiolib depending on if the gpio_chip
is passed in along with the chip like this, or the separate calls
to set up the chain. It is a maintenance nightmare.

> > +     girq->default_type = IRQ_TYPE_NONE;

> > +     girq->handler = handle_bad_irq;

>

> It's been a while since i poked at this, but I think it's fine to change

> this from handle_edge_irq to handle_bad_irq.

>

>

> So this change does looks like a nice cleanup to me, but adding Lina wrt

> her PDC integration patch series.

>

> Reviewed-by: Bjorn Andersson <bjorn.andersson@linaro.org>


Thanks!

Linus Walleij
Linus Walleij July 28, 2019, 10:43 p.m. UTC | #4
On Thu, Jul 25, 2019 at 5:16 PM Lina Iyer <ilina@codeaurora.org> wrote:
> On Wed, Jul 24 2019 at 14:00 -0600, Bjorn Andersson wrote:

> >On Wed 24 Jul 01:38 PDT 2019, Linus Walleij wrote:


> I had something similar in mind [1] as part of my series reworked on top

> of Linus's GPIO hierarchy series. This patch is not far from it.


Sorry for constantly doubleworking and stepping on your toes here :(
Adding a Co-developed-by: since it is pretty much the same.

Indeed the hierarchical irqchip will need that the set-up is done
with this contemporary method.

I will try to respin the hierarchical GPIO too with Brians changes
so we can get that merged and create a Perfect (fingers crossed)
base for your development.

Yours,
Linus Walleij
Lina Iyer July 30, 2019, 5:26 p.m. UTC | #5
On Mon, Jul 29 2019 at 16:43 -0600, Linus Walleij wrote:
>On Thu, Jul 25, 2019 at 5:16 PM Lina Iyer <ilina@codeaurora.org> wrote:

>> On Wed, Jul 24 2019 at 14:00 -0600, Bjorn Andersson wrote:

>> >On Wed 24 Jul 01:38 PDT 2019, Linus Walleij wrote:

>

>> I had something similar in mind [1] as part of my series reworked on top

>> of Linus's GPIO hierarchy series. This patch is not far from it.

>

>Sorry for constantly doubleworking and stepping on your toes here :(

>Adding a Co-developed-by: since it is pretty much the same.

>

Oh, no worries, it is not necessary. :)

>Indeed the hierarchical irqchip will need that the set-up is done

>with this contemporary method.

>

>I will try to respin the hierarchical GPIO too with Brians changes

>so we can get that merged and create a Perfect (fingers crossed)

>base for your development.

>

Waiting on your series to post my next revision.

--Lina
diff mbox series

Patch

diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c
index 7f35c196bb3e..73062e329f6f 100644
--- a/drivers/pinctrl/qcom/pinctrl-msm.c
+++ b/drivers/pinctrl/qcom/pinctrl-msm.c
@@ -1002,6 +1002,7 @@  static bool msm_gpio_needs_valid_mask(struct msm_pinctrl *pctrl)
 static int msm_gpio_init(struct msm_pinctrl *pctrl)
 {
 	struct gpio_chip *chip;
+	struct gpio_irq_chip *girq;
 	int ret;
 	unsigned ngpio = pctrl->soc->ngpios;
 
@@ -1027,6 +1028,18 @@  static int msm_gpio_init(struct msm_pinctrl *pctrl)
 	pctrl->irq_chip.irq_request_resources = msm_gpio_irq_reqres;
 	pctrl->irq_chip.irq_release_resources = msm_gpio_irq_relres;
 
+	girq = &chip->irq;
+	girq->chip = &pctrl->irq_chip;
+	girq->parent_handler = msm_gpio_irq_handler;
+	girq->num_parents = 1;
+	girq->parents = devm_kcalloc(pctrl->dev, 1, sizeof(*girq->parents),
+				     GFP_KERNEL);
+	if (!girq->parents)
+		return -ENOMEM;
+	girq->default_type = IRQ_TYPE_NONE;
+	girq->handler = handle_bad_irq;
+	girq->parents[0] = pctrl->irq;
+
 	ret = gpiochip_add_data(&pctrl->chip, pctrl);
 	if (ret) {
 		dev_err(pctrl->dev, "Failed register gpiochip\n");
@@ -1053,20 +1066,6 @@  static int msm_gpio_init(struct msm_pinctrl *pctrl)
 		}
 	}
 
-	ret = gpiochip_irqchip_add(chip,
-				   &pctrl->irq_chip,
-				   0,
-				   handle_edge_irq,
-				   IRQ_TYPE_NONE);
-	if (ret) {
-		dev_err(pctrl->dev, "Failed to add irqchip to gpiochip\n");
-		gpiochip_remove(&pctrl->chip);
-		return -ENOSYS;
-	}
-
-	gpiochip_set_chained_irqchip(chip, &pctrl->irq_chip, pctrl->irq,
-				     msm_gpio_irq_handler);
-
 	return 0;
 }