Message ID | 91c8c76418c3af9daeab48c623e05eeb70f20491.1562908075.git.viresh.kumar@linaro.org |
---|---|
State | Superseded |
Headers | show
Delivered-To: patch@linaro.org Received: by 2002:a92:4782:0:0:0:0:0 with SMTP id e2csp395518ilk; Thu, 11 Jul 2019 22:30:25 -0700 (PDT) X-Google-Smtp-Source: APXvYqxhaBeRawqzSkuG35x6KX+grDwJp/Ef42WpFPxWdkgI+EY0gJYja7WfeXFB2bXo8N7dWyob X-Received: by 2002:a63:5964:: with SMTP id j36mr8507407pgm.428.1562909425197; Thu, 11 Jul 2019 22:30:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1562909425; cv=none; d=google.com; s=arc-20160816; b=nDAdCD1qbVfkAaPTGGtiOjUVuttjr7Y8hUvDQ/IdRNUA5jcCDuGRCkjv7Gqs5VjKUA hmTY59lc54WX9AnWqpkqKvMyPi2aY9HNDP/wNCRjX2R9+xvFR8buyhtTH/bN+jf/dfcW rnThc4DFSZesrxrYZXnK7pAbYQfOxyacnnJrOXKewqZ9Tbc3zRlwpmV9T5ilwlnltlvR 1TEF8/FUGhekdMJ8WFQNQFAcSpD5G4xh8FrvAk4lyKm40E4Fh26skxQwByuF9OfizcTN ct/gy46d0ohexn9rQr2JlToMwIAycfe7LOF1xiURCR8hQJGGldSGILv6jLQ2nWxo/zb0 q7wQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=s6UKYk23he3dGgebGJrG3RauZikPx4goXsUxb0kpSkg=; b=LVIqAN6CUk+4XyzA+Qj6G0kus6NSfNgVHhJZst8sgUrHB7YXrkVUNz8DaJ+EO9qzfP PLonhmQUnkmLeTSGHwymC5oWPtRiiDIl6VVwsYTiTu5WZaBmL1EVTcsvjRyfnu3yOcRW JkW6LsVVqVp4nGayFBPZnRLC6DcAGdLfLCRaen/Rb3VT6flddLs0uNehaqcWMnfApMA5 7Eji1wNm5DU3SCoJ5DlEm7uFnOhnC/KJTylhhVvttnZbUuJsFhckd+sfOHdC1VbciyGf xAjTYqpmbvU2bNpJWtWtaECF4H/RzAtBX+DO2PLjWjjesK4OXMxVzhXyg8CZMhyfcsJ4 q1mA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=xZzGVWR8; spf=pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=stable-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: <stable-owner@vger.kernel.org> Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e36si5303191pgm.17.2019.07.11.22.30.24; Thu, 11 Jul 2019 22:30:25 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=xZzGVWR8; spf=pass (google.com: best guess record for domain of stable-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=stable-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726094AbfGLFaY (ORCPT <rfc822;matthew.hart@linaro.org> + 13 others); Fri, 12 Jul 2019 01:30:24 -0400 Received: from mail-pg1-f195.google.com ([209.85.215.195]:45463 "EHLO mail-pg1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725791AbfGLFaY (ORCPT <rfc822;stable@vger.kernel.org>); Fri, 12 Jul 2019 01:30:24 -0400 Received: by mail-pg1-f195.google.com with SMTP id o13so3986124pgp.12 for <stable@vger.kernel.org>; Thu, 11 Jul 2019 22:30:24 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=s6UKYk23he3dGgebGJrG3RauZikPx4goXsUxb0kpSkg=; b=xZzGVWR8T9WDYKnZD9cQcFnGCxN8nWgyxu2OL5q872CN2Y9744zFo5JuLSgVPhsOBj t/CQf4r7XwcKk1lOhy4PojcMHWr1Q9XK4gnBIBG8w3NiHs5EW4/ofIZIUU0SRBsz0QIy RjphrkppKOzA1YewEcOFDwkXGIizbxPiX5q0e+vLi8ytNqVsk8UDidD08iLDqqyzdHVu JAF8ef5roiSVzR3ORFQE2/no0PrTtVl/PGCm9sXwivrz2n1+8ZO96lTRBGVdxryK42lN PgY2Gc9AtCJuOydtc5HEMH3PEkg1gn9buIkCOrsiYCwcOZt8zGziycjhZa3KvhGwc2Hs xwaQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=s6UKYk23he3dGgebGJrG3RauZikPx4goXsUxb0kpSkg=; b=i7s1NwG/kKp872KZ352vehZZ432mKSZhbt5nKDvQSWFdpxAchZ6lypWHrHvLWMHywi yjpr576kAXfffqOTnFSbzP7ANnQgC4DxHVcG/Y+P+e2W7Vgi12Oru52k+pTPDcERGkka QHBzlBJP+8j49tyWeOwTh001cO8vs91tUBNvXLo5trxY9Xp1BvYn851YuZ+vMvGr6iMM cmOWh3HyNgV4YwWUEMRGapW3PypWMGVV8CW1HTJ4uemrmxIAdU52vO6RFzBBl4dqvC7b yZi65j8kzLRJ3yllusw2w+n5oeA95FQsE0J2ywTNc0SEKBfNyuvRiFsi8fvDZ0ze9wRH bT9A== X-Gm-Message-State: APjAAAVUJ7PA4c87Sa1LUtjMHSmJDxaaMxxJZer64caN4WJrVhxKAzk1 51oi4AP4k/OSIgx4Irrc/pvsCP2WOgw= X-Received: by 2002:a63:2004:: with SMTP id g4mr8286371pgg.97.1562909423556; Thu, 11 Jul 2019 22:30:23 -0700 (PDT) Received: from localhost ([122.172.28.117]) by smtp.gmail.com with ESMTPSA id v63sm7703899pfv.174.2019.07.11.22.30.22 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 11 Jul 2019 22:30:23 -0700 (PDT) From: Viresh Kumar <viresh.kumar@linaro.org> To: stable@vger.kernel.org, Julien Thierry <Julien.Thierry@arm.com> Cc: Viresh Kumar <viresh.kumar@linaro.org>, linux-arm-kernel@lists.infradead.org, Catalin Marinas <catalin.marinas@arm.com>, Marc Zyngier <marc.zyngier@arm.com>, Mark Rutland <mark.rutland@arm.com>, Will Deacon <will.deacon@arm.com>, Russell King <rmk+kernel@arm.linux.org.uk>, Vincent Guittot <vincent.guittot@linaro.org>, mark.brown@arm.com Subject: [PATCH v4.4 V2 31/43] arm64: cputype info for Broadcom Vulcan Date: Fri, 12 Jul 2019 10:58:19 +0530 Message-Id: <91c8c76418c3af9daeab48c623e05eeb70f20491.1562908075.git.viresh.kumar@linaro.org> X-Mailer: git-send-email 2.21.0.rc0.269.g1a574e7a288b In-Reply-To: <cover.1562908074.git.viresh.kumar@linaro.org> References: <cover.1562908074.git.viresh.kumar@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: stable-owner@vger.kernel.org Precedence: bulk List-ID: <stable.vger.kernel.org> X-Mailing-List: stable@vger.kernel.org |
Series |
V4.4 backport of arm64 Spectre patches
|
expand
|
diff --git a/arch/arm64/include/asm/cputype.h b/arch/arm64/include/asm/cputype.h index 2a1f44646048..c6976dd6c32a 100644 --- a/arch/arm64/include/asm/cputype.h +++ b/arch/arm64/include/asm/cputype.h @@ -73,6 +73,7 @@ #define ARM_CPU_IMP_ARM 0x41 #define ARM_CPU_IMP_APM 0x50 #define ARM_CPU_IMP_CAVIUM 0x43 +#define ARM_CPU_IMP_BRCM 0x42 #define ARM_CPU_PART_AEM_V8 0xD0F #define ARM_CPU_PART_FOUNDATION 0xD00 @@ -87,6 +88,8 @@ #define CAVIUM_CPU_PART_THUNDERX 0x0A1 +#define BRCM_CPU_PART_VULCAN 0x516 + #define MIDR_CORTEX_A55 MIDR_CPU_PART(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55) #define MIDR_CORTEX_A72 MIDR_CPU_PART(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72) #define MIDR_CORTEX_A73 MIDR_CPU_PART(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73)